# TQMxE40C1 User's Manual TQMxE40C1.UM.0100 13.12.2021 # TABLE OF CONTENTS | 1. | ABOUT THIS MANUAL | | |----------------|---------------------------------------------------|----| | 1.1 | Copyright and License Expenses | | | 1.2 | Registered Trademarks | | | 1.3 | Disclaimer | | | 1.4 | Imprint | | | 1.5 | Service and Support | | | 1.6 | Tips on Safety | | | 1.7 | Symbols and Typographic Conventions | | | 1.8 | Handling and ESD Tips | | | 1.9 | Naming of Signals | | | 1.10 | Further Applicable Documents / Presumed Knowledge | | | 2. | INTRODUCTION | | | 2.1 | Overview | | | 2.2 | COM Express™ Specification Compliance | | | 2.3 | Versions | | | 2.4 | Accessories | | | 3. | FUNCTION | | | 3.1 | Block Diagram | | | 3.2 | Electrical Characteristics | | | 3.2.1 | Supply Voltage | | | 3.2.2 | Power Consumption | | | 3.2.3 | Real Time Clock Power Consumption | | | 3.3 | Environmental Conditions | | | 3.4<br>3.4.1 | Processor | | | 3.4.1 | Graphics | | | 3.4.2<br>3.4.3 | Memory | | | 3.4.3.1 | LPDDR4/4x SDRAM | | | 3.4.3.1 | eMMC | | | 3.4.3.3 | SPI Boot Flash | | | 3.4.3.4 | EEPROM | | | 3.4.4 | Real Time Clock | | | 3.4.5 | Trusted Platform Module | | | 3.4.6 | TQ flexible I/O configuration (TQ-flexiCFG) | | | 3.4.7 | Ultra Deep Power State Green ECO-Off | | | 3.5 | Interfaces | | | 3.5.1 | PCI Express | | | 3.5.2 | PCI Express for Graphics (PEG) | | | 3.5.3 | Gigabit Ethernet | | | 3.5.4 | Serial ATA | | | 3.5.5 | Digital Display Interface | | | 3.5.6 | LVDS Interface | | | 3.5.7 | USB Interfaces | | | 3.5.8 | SD Card Interface | | | 3.5.9 | General Purpose Input / Output | 17 | | 3.5.10 | High Definition Audio Interface | | | 3.5.11 | LPC Bus / eSPI | 17 | | 3.5.12 | l <sup>2</sup> C Bus | 17 | | 3.5.13 | SMBus | 17 | | 3.5.14 | Serial Peripheral Interface | 17 | | 3.5.15 | Serial Ports | 18 | | 3.5.16 | CAN interface | 18 | | 3.5.17 | Watchdog Timer | 18 | | 3.6 | Connectors | | | 3.6.1 | COM Express™ Connector | 19 | | 3.6.2 | Debug Header | 19 | | 3.6.3 | TQM Debug Card | 19 | | 3.6.4 | Debug Module LED | | | 3.7 | COM Express™ Connector Pinout | 20 | | 3.7.1 | Signal Assignment Abbreviations | | | 3.7.2 | COM Express™ Connector Pin Assignment | 21 | | | | | | 4. | MECHANICS | 29 | |------------------------|---------------------------------------------------------------------------------------------------|----| | 4.1 | TQMxE40C1 Dimensions | 29 | | 4.2 | Heat Spreader | 30 | | 4.3 | Mechanical and Thermal Considerations | 30 | | 4.4 | Protection against External Effects | 30 | | 4.5 | Label placement | 31 | | 5. | SOFTWARE | | | 5.1 | System Resources | | | 5.1.1 | I <sup>2</sup> C Bus Devices | | | 5.1.2 | SMBus Devices | | | 5.1.3 | Memory Mapping | | | 5.1.4 | Interrupt Mapping | | | 5.2 | Operating Systems | | | 5.2.1 | Supported Operating Systems<br>Driver Download | | | 5.2.2<br>5.3 | TQ-Systems Embedded Application Programming Interface (EAPI) | عد | | 5.4 | Software Tools | | | 5. <del>4</del><br>6. | BIOS | | | 6.1 | Continue Boot Process | | | 6.2 | Boot Manager | | | 6.3 | Device Manager | | | 6.3.1 | Driver Health Manager | | | 6.3.2 | Network Device List | | | 6.4 | Boot From File | 34 | | 6.5 | Administer Secure Boot | 34 | | 6.6 | Setup Utility | 35 | | 6.6.1 | Main | 35 | | 6.6.2 | Advanced | 35 | | 6.6.2.1.1 | Boot Configuration | | | 6.6.2.1.2 | USB Configuration | | | 6.6.2.1.3 | Chipset Configuration | | | 6.6.2.1.4 | ACPI Table/Features Control | | | 6.6.2.1.5 | RC Advanced Menu | | | 6.6.2.1.6 | ACPI Settings | | | 6.6.2.1.7 | CPU Configuration | | | 6.6.2.1.8<br>6.6.2.1.9 | Power & Performance Intel® Time Coordinated Computing | | | 6.6.2.1.10 | Memory Configuration | | | 6.6.2.1.11 | System Agent (SA) Configuration | | | 6.6.2.1.12 | PCH-IO Configuration | | | 6.6.2.1.13 | PCH-FW Configuration | | | 6.6.2.1.14 | Thermal Configuration | | | 6.6.2.1.15 | Platform Settings | | | 6.6.2.1.16 | SIO TQMx86 | 49 | | 6.6.2.1.17 | Console Redirection | 50 | | 6.6.2.1.18 | H2OUVE Configuration | 50 | | 6.6.2.1.19 | SIO F81214E | 51 | | 6.6.2.1.20 | NVM Express Information | | | 6.6.3 | Security | | | 6.6.4 | Power | | | 6.6.5 | Boot | | | 6.6.6 | Exit | | | 6.7 | BIOS Update | | | 6.7.1<br>6.7.2 | Step 1: Preparing USB StickStep 2: Preparing Management Engine (ME) FW for update | | | 6.7.3 | , , , , , , , , , , , , , , , , , , , , | | | 6.7.4 | Step 3a: Updating uEFI BIOS via EFI ShellStep 3b: Updating uEFI BIOS via Windows Operating System | | | 6.7.5 | Step 4: BIOS update check on the TQMxE40C1 Module | | | 7. | SAFETY REQUIREMENTS AND PROTECTIVE REGULATIONS | | | 7.<br>7.1 | EMC | | | 7.2 | ESD | | | 7.3 | Shock & Vibration | | | 7.4 | Operational Safety and Personal Security | | | 7.5 | Reliability and Service Life | | | 8. | ENVIRONMENT PROTECTION | 59 | | | | | #### 8.1 8.2 8.3 8.4 8.5 8.6 8.7 9. APPENDIX 60 9.1 9.2 # TABLE DIRECTORY | Table 1: | Terms and Conventions | 6 | |-----------|---------------------------------------------------------------------|----| | Table 2: | TQMxE40C1 Power Consumption | | | Table 3: | RTC Current Consumption | | | Table 4: | Intel® X6000E Series: Comparision of the SKUs | 13 | | Table 5: | Maximum Resolution Display Configuration | 14 | | Table 6: | PCI Express port 0 – 7 configuration options | 15 | | Table 7: | Serial Port COM Express™ Port Mapping | 18 | | Table 8: | LED Boot Messages | 19 | | Table 9: | Signal Assignment Abbreviations | 20 | | Table 10: | COM Express™ Connector Pin Assignment | 21 | | Table 11: | Labels on TQME40C1 | 31 | | Table 12: | I <sup>2</sup> C Address Mapping COM Express™ I <sup>2</sup> C Port | | | Table 13: | Acronyms | | | Table 14: | Further Applicable Documents and Links | | # ILLUSTRATION DIRECTORY | Illustration 1: | TQMxE40C1 Block Diagram | 10 | |------------------|-------------------------------------------------------------------|----| | Illustration 2: | TQMxE40C1 Block DiagramTQM Debug Card | 19 | | Illustration 3: | Three-sided drawing of the TQMxE40C1 (dimensions in mm) | 29 | | Illustration 4: | Bottom view drawing of the TQMxE40C1 | 29 | | Illustration 5: | TQMxE40C1 Component Placement Top | 30 | | Illustration 6: | Label Placement | 31 | | Illustration 7: | InsydeH2O BIOS Front PageRC Advanced Menu | 33 | | Illustration 8: | RC Advanced Menu | 54 | | Illustration 9: | PCH-FW Configuration menu | 54 | | Illustration 10: | Firmware Update configuration menu<br>ME FW Image Re-Flash option | 54 | | Illustration 11: | ME FW Image Re-Flash option | 54 | | Illustration 12: | EFI Shell | 55 | | Illustration 13: | EFI Shell uEFI BIOS Update | 55 | | Illustration 14: | EFI Shell uEFI BIOS UpdateScreen during BIOS Update | 55 | | Illustration 15: | TOMxE40C1 Debug LED | 56 | | Illustration 16: | EFI BIOS Main Menu | 57 | # **REVISION HISTORY** | Rev. | Date | Name | Pos. | Modification | |------|------------|---------|------|--------------------------| | 0001 | 18.10.2021 | FP | | Initial internal release | | 0100 | 13.12.2021 | Kreuzer | | Initial public release | ## 1. ABOUT THIS MANUAL #### 1.1 Copyright and License Expenses Copyright protected © 2021 by TQ-Systems GmbH. This User's Manual may not be copied, reproduced, translated, changed or distributed, completely or partially in electronic, machine readable, or in any other form without the written consent of TQ-Systems GmbH. The drivers and utilities for the components used as well as the BIOS are subject to copyrights of the respective manufacturers. The licence conditions of the respective manufacturer are to be adhered to. BIOS-licence expenses are paid by TQ-Systems GmbH and are included in the price. Licence expenses for the operating system and applications are not taken into consideration and have to be calculated/declared separately. ## 1.2 Registered Trademarks TQ-Systems GmbH aims to adhere to copyrights of all graphics and texts used in all publications, and strives to use original or license-free graphics and texts. All brand names and trademarks mentioned in this User's Manual, including those protected by a third party, unless specified otherwise in writing, are subjected to the specifications of the current copyright laws and the proprietary laws of the present registered proprietor without any limitation. One should conclude that brand and trademarks are rightly protected by a third party. ## 1.3 Disclaimer TQ-Systems GmbH does not guarantee that the information in this User's Manual is up-to-date, correct, complete or of good quality. Nor does TQ-Systems GmbH assume guarantee for further usage of the information. Liability claims against TQ-Systems GmbH, referring to material or non-material related damages caused, due to usage or non-usage of the information given in this User's Manual, or due to usage of erroneous or incomplete information, are exempted, as long as there is no proven intentional or negligent fault of TQ-Systems GmbH. TQ-Systems GmbH explicitly reserves the rights to change or add to the contents of this User's Manual or parts of it without special notification. ## 1.4 Imprint TQ-Systems GmbH Gut Delling, Mühlstraße 2 #### D-82229 Seefeld Tel: +49 8153 9308-0 Fax: +49 8153 9308-4223 E-Mail: Info@TQ-Group Web: TQ-Group ## 1.5 Service and Support Please visit our website www.tq-group.com for latest product documentation, drivers, utilities and technical support. You can register on our website <a href="www.tq-group.com">www.tq-group.com</a> to have access to restricted information and automatic update services. For direct technical support you can contact our FAE team by email: <a href="support@tq-group.com">support@tq-group.com</a>. Our FAE team can also support you with additional information like 3D-STEP files and confidential information, which is not provided on our public website. For service/RMA, please contact our service team by email (<a href="mailto:service@tq-group.com">service@tq-group.com</a>) or your sales team at TQ-Systems GmbH. ## 1.6 Tips on Safety Improper or incorrect handling of the product can substantially reduce its life span. ## 1.7 Symbols and Typographic Conventions Table 1: Terms and Conventions | Symbol | Meaning | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | This symbol represents the handling of electrostatic-sensitive modules and / or components. These components are often damaged / destroyed by the transmission of a voltage higher than about 50 V. A human body usually only experiences electrostatic discharges above approximately 3,000 V. | | ^ | This symbol indicates the possible use of voltages higher than 24 V. | | | Please note the relevant statutory regulations in this regard. | | | Non-compliance with these regulations can lead to serious damage to your health and also cause damage / destruction of the component. | | <u>^!</u> | This symbol indicates a possible source of danger. Acting against the procedure described can lead to possible damage to your health and / or cause damage / destruction of the material used. | | Â | This symbol represents important details or aspects for working with TQ-products. | | Command | A font with fixed-width is used to denote commands, contents, file names, or menu items. | ## 1.8 Handling and ESD Tips General handling of your TQ-products The TQ-product may only be used and serviced by certified personnel who have taken note of the information, the safety regulations in this document and all related rules and regulations. A general rule is: do not touch the TQ-product during operation. This is especially important when switching on, changing jumper settings or connecting other devices without ensuring beforehand that the power supply of the system has been switched off. $\label{thm:continuous} Violation of this guideline \ may \ result in \ damage \ / \ destruction \ of the \ TQMxE40C1 \ and \ be \ dangerous to \ your \ health.$ $Improper\ handling\ of\ your\ TQ-product\ would\ render\ the\ guarantee\ invalid.$ ## Proper ESD handling The electronic components of your TQ-product are sensitive to electrostatic discharge (ESD). Always wear antistatic clothing, use ESD-safe tools, packing materials etc., and operate your TQ-product in an ESD-safe environment. Especially when you switch modules on, change jumper settings, or connect other devices. #### 1.9 Naming of Signals A hash mark (#) at the end of the signal name indicates a low-active signal. Example: RESET# If a signal can switch between two functions and if this is noted in the name of the signal, the low-active function is marked with a hash mark and shown at the end. Example: C / D# If a signal has multiple functions, the individual functions are separated by slashes when they are important for the wiring. The identification of the individual functions follows the above conventions. Example: WE2# / OE# ## 1.10 Further Applicable Documents / Presumed Knowledge #### • Specifications and manual of the modules used: These documents describe the service, functionality and special characteristics of the module used. #### • Specifications of the components used: The manufacturer's specifications of the components used, for example CompactFlash cards, are to be taken note of. They contain, if applicable, additional information that has to be taken note of for safe and reliable operation. These documents are stored at TQ-Systems GmbH. ## • Chip errata: It is the user's responsibility to make sure all errata published by the manufacturer of each component are taken note of. The manufacturer's advice should be followed. #### Software behaviour: No warranty can be given, nor responsibility taken for any unexpected software behaviour due to deficient components. #### General expertise: Expertise in electrical engineering / computer engineering is required for the installation and the use of the device. Implementation information for the carrier board design is provided in the COM Express<sup>TM</sup> Design Guide (2), maintained by the $PICMG^{\otimes}$ . This Carrier Design Guide includes a very good guideline to design a COM Express<sup>TM</sup> carrier board. It includes detailed information with schematics and detailed layout guidelines. Please refer to the official PICMG® documentation for additional information (1), (3). ## 2. INTRODUCTION The TQ module TQMxE40C1 is based on the latest generation of Intel® Atom®, Pentium® and Celeron® CPUs (code name "Elkhart Lake"). It achieves a new level of computing performance, security and media processing performance in a very compact form factor to empower real-time computing, industrial automation, digital surveillance, aviation, medical, retail and more. The TQMxE40C1 corresponds to the internationally established PICMG<sup>®</sup> standard COM Express™ Compact (COM.0 R3.0) with Type 6 pinout. 10 USB ports – including 2 USB 3.0 – and up to 8 PCle lanes natively supported by the CPUs enable high bandwidth communication with peripherals and additional interfaces on the carrier board. With the latest Intel<sup>®</sup> graphics processor integrated, the TQMxE40C1 delivers 4K high resolution graphics output, immersive 3D processing and also greatly increased video encode and playback performance. Time coordinated computing capabilities enable time synchronized processes within IoT networks and industrial control applications. On-board eMMC and the option for LVDS or native eDP enable flexibility and reduce overall BOM cost. The integrated TQMx86 board controller enables high flexibility through "flexiCFG" and supports thermal management, watchdog, 16550 compatible UARTs, I<sup>2</sup>C controllers, GPIO handling and "Green ECO-Off" with a minimum of standby power. Combined with options like conformal coating and optimized cooling solutions the TQMxE40C1 also fits perfectly for mobile, low power, ruggedized and battery driven applications in multiple vertical markets like industrial automation, medical devices, transportation and others. #### 2.1 Overview The following key functions are implemented on the TQMxE40C1: #### **Processor:** - Intel® Atom® X6000E Series: "Elkhart Lake" with different SKUs - optimized for Embedded, Industrial Functional Safety or PC Client applications #### Memory: - LPDDR4: 4 Gbyte, 8 Gbyte, 16 Gbyte with up to 4267MT/s and optional In Band ECC (IBECC) - eMMC 5.0 on-board-flash - EEPROM: 32 kbit (24AA32AT) ## **Graphics:** - 2 × Digital Display Interface (DDI) (DP 1.2/1.3/1.4, HDMI 1.4b/2.0b) - 1 × Embedded Digital Display Interface (eDDI) or dual LVDS interface (eDP 1.3 or dual LVDS) ### Peripheral interfaces: - 1 × Gigabit Ethernet (Marvell 88E1512) - 2 × USB 3.1 Gen2 (up to 10 Gb/s) with USB 3.0 and 2.0 backward compatibility - 8 × USB 2.0 - 2 × SATA Gen3 (up to 6 Gb/s) - 8 × PCle Gen3 (up to 8 Gb/s) 7 (×1), 4 (×2), or 1 (×4) - $1 \times PCle Gen3 PEG port (up to 8 Gb/s) Lane 0, 1, 2, 8 and 9 (optionally multiplexed with PCle)$ - 1 × LPC or eSPI Interfac - 1 × Intel<sup>®</sup> HD audio (HDA) - $1 \times I^2C$ , (optional 3 x $I^2C$ ) (master/slave capable) - 1 × SMBus - 1 × SPI (for external uEFI BIOS flash) - 2 × Serial port (Rx/Tx, legacy compatible), 4-wire (Rx/Tx/RTS/CTS) optionally through TQ-flexiCFG - 1 × CAN interface (multiplexed with serial port 1) - 1 × SD card interface / optional 8 × GPIO through TQ-flexiCFG (multiplexed, configurable in BIOS menu) ## Security components: TPM (SLB9670 TPM 2.0) ## Others: • TQMx86 board controller with Watchdog and TQ-flexiCFG #### Power supply voltage: - 4.75 V to 20 V - 5 V Standby (optional) - 3 V Battery for RTC ## **Environment:** Standard temperature: 0 °C to +60 °C Extended temperature: -40 °C to +85 °C Relative humidity (operation): 10 % to 90 % (non-condensing) Relative humidity (storage): 5 % to 95 % (non-condensing, with conformal coating) ## Form factor / dimensions: • COMExpress<sup>™</sup> Compact, Type 6, 95 mm $\times$ 95 mm ## 2.2 COM Express™ Specification Compliance The TQMxE40C1 is compliant to the PICMG $^{\odot}$ COM Express $^{\text{TM}}$ Module Base Specification (COM.0 R3.0) Compact, Type 6, with dimensions of 84 mm $\times$ 55 mm. #### 2.3 Versions The TQMxE40C1 is available in several standard configurations. Please refer to <a href="https://www.tg-group.com/">www.tg-group.com/</a> for a full list of standard versions. Other configurations are available on request. ## Standard configuration features are: - eDP or dual LVDS - CPU version - Memory configuration - TPM - Temperature range ## Optional hardware and software configuration features: - Conformal coating can be offered as custom specific add-on - Custom specific GPIO configuration through TQ-flexiCFG - Custom specific BIOS configuration #### 2.4 Accessories TQMxE40C1-HSP Heat spreader for TQMxE40C1, according to COM Express™ specification. Evaluation platform MB-COME6-3 Mainboard for COM Express<sup>™</sup> Compact, Type 6, $170 \times 170 \text{ mm}^2$ , with the following interfaces: MB-COME6-3: $3 \times DP$ , $1 \times LVDS$ , $1 \times eDP$ , $2 \times Gbit$ Ethernet, $4 \times USB$ 3.1 USB-A, $2 \times COM$ , $1 \times Audio$ , $2 \times SATA$ , $1 \times M.2$ for I/O, 1x M.2 for SSD, 1x Mini PCle, 1 x HDD / SSD Socket, PCle PEG port, Fan, Debug • Debug module POST debug card for TQMxE40C1, see3.6.3. ## 3. FUNCTION ## 3.1 Block Diagram The following illustration shows the TQMxE40C1 block diagram. 0001 Illustration 1: TQMxE40C1 Block Diagram #### 3.2 Electrical Characteristics # 3.2.1 Supply Voltage The TQMxE40C1 supports a wide-range voltage input from 4.75 V to 20.0 V DC. The following supply voltages are specified at the COM Express™ connector: Wide input: 4.75 V to 20.0 V max input ripple: ±100 mV VCC\_5V\_SBY: 4.75 V to 5.25 V max input ripple: ±50 mV VCC\_RTC: 2.0 V to 3.3 V max input ripple: ±20 mV The input voltages shall rise from 10 % of nominal to 95 % of nominal within 0.1 ms to 20 ms (0.1 ms $\leq$ Rise Time $\leq$ 20 ms). There must be a smooth and continuous ramp of each DC output voltage from 10 % to 90 % of its final set point within the regulation band. ## Note: Power source For single supply operations, the 5 V Standby voltage is not required. VCC\_5V\_SBY can be left unconnected. ## 3.2.2 Power Consumption The values given below show the voltage and power consumption of the TQMxE40C1. The values were measured using the TQMxE40C1 and the MB-COME6-3 COM Express™ carrier board. The measurement was done with two power supplies, one for the TQMxE40C1 and the other one for the MB-COME6-3 COM Express™ carrier board. The power consumption of each TQMxE40C1 was measured running Windows<sup>®</sup> 10, 64-bit and and different LPDDR4x configurations. All measurements were done at a temperature of +25 °C and an input voltage of +12 V. The power consumption of the TQMxE40C1 depends on the application, the mode of operation and the operating system. The power consumption was measured under the following test modes: ## • Green ECO-Off state: The system is in Green ECO-Off state, all DC/DC power supplies on the TQMxE40C1 are switched off. ## • Suspend mode: The system is in S5/S4 state, Ethernet port is disconnected. #### • Windows® 10, 64-bit, idle state: Desktop idle state, Ethernet port is disconnected. ## • Windows<sup>®</sup> 10, 64-bit, maximum load: These values show the maximum worst case power consumption, , achieved by using the Intel® stress test tool to apply maximum load to the cores only, and cores plus graphics engine, Ethernet port is connected (1000 Mbps Speed) ## • Windows 10, 64 bit, Suspend Mode: The system is in S5/S4 state, Ethernet port is disconnected. The following table shows the TQMxE40C1 power consumption with different CPUs. Table 2: TQMxE40C1 Power Consumption | | Mode | | | | | | |---------------------|---------------------|---------|-----------------------|----------------------------|--|--| | CPU on | Standby 5 V | | Input 5.0 V | | | | | TQMxE40M | Green ECO-Off state | Suspend | Win10, 64 bit<br>idle | Win10, 64 bit<br>max. load | | | | SKU6 Atom® x6413E | 7.0 mW | 1.04 W | 5.6 W | 12.4 W | | | | SKU7 Atom® x6425E | 7.0 mW | 1.04 W | 5.9 W | 15.7 W | | | | SKU8 Atom® x6212RE | 7.0 mW | 1.04 W | 5.0 W | 9.3 W | | | | SKU9 Atom® x6425RE | 7.0 mW | 1.04 W | 5.5 W | 12.0 W | | | | SKU10 Atom® x6425RE | 7.0 mW | 1.04 W | 5.9 W | 15.5 W | | | ## Note: Power requirement The power supplies on the carrier board for the TQMxE40C1 have to be designed with enough reserve. The carrier board should be able to provide at least twice the maximum TQMxE40C1 workload power. The TQMxE40C1 supports several low-power states. The carrier board power supply has to be stable, even with no load. ## 3.2.3 Real Time Clock Power Consumption The RTC (VCC\_RTC) current consumption is shown below. The values were measured at +25 °C under battery operating conditions. Table 3: RTC Current Consumption | Mode | Voltage | Current | |-------------------------------------|---------|---------| | Intel® X6000E Series "Elkhart Lake" | 3.0 V | 3 μΑ | The current consumption of the RTC in the Intel<sup>®</sup> X6000E Series "Elkhart Lake" is specified in the Product Family Datasheet (EDS) with quite high maximum current, but the values measured on several modules were lower than $3\mu$ A. ## 3.3 Environmental Conditions Operating temperature "Standard": 0 °C to +60 °C Operating temperature "Extended": -40 °C to +85 °C Storage temperature: -40 °C to +85 °C Relative humidity (operating / storage): 10 % to 90 % (non-condensing) # Attention: Maximum operating temperature Do not operate the TQMxE40C1 without properly attached heat spreader or without heat sink. The heat spreader is not a sufficient heat sink. ## 3.4 System Components ## 3.4.1 Processor The TQMxE40C1 supports Intel® X6000E Series. The following list illustrates some key features of these CPUs: - Quad and dual CPU cores with up to 3GHz - Intel® 64 Architecture - Intel® Virtualization Technology (VT-x) - In-Band ECC support - Intel® Streaming SIMD Extensions 4.2 (Intel® SSE4.2) - Intel® Enhanced Intel® SpeedStep® technology - Intel® UHD Graphics - High-bandwidth Digital Content Protection (HDCP) 2.3 - Triple independent displays Table 4: Intel® X6000E Series: Comparision of the SKUs | Mode | Atom <sup>®</sup><br>x6211E | Atom®<br>x6413E | Atom <sup>®</sup><br>x6425E | Atom <sup>°</sup><br>x6212RE | Atom®<br>x6414RE | Atom <sup>®</sup><br>x6425RE | Atom®<br>x6200FE | Atom <sup>®</sup><br>x6427FE | |-----------------------------------------|-----------------------------|----------------------|-----------------------------|------------------------------|----------------------|------------------------------|----------------------|------------------------------| | Use<br>Condition | Embedded | Embedded | Embedded | Industrial | Industrial | Industrial | Industrial<br>(FuSA) | Industrial<br>(FuSA) | | CPU Cores | 2 | 4 | 4 | 2 | 4 | 4 | 2 | 4 | | CPU<br>frequency | 1.3 GHz | 1.5 GHz | 2 GHz | 1.2 GHz | 1.5 GHz | 1.9 GHz | 1.0 GHz | 1.9 GHz | | Burst<br>frequency | 3 GHz | 3 GHz | 3 GHz | | | | | | | UHD<br>Graphics<br>(Execution<br>Units) | 16 EUs | 16 EUs | 32 EUs | 16 EUs | 16 EUs | 32 EUs | None | 32 EUs | | Temperature<br>T <sub>junction</sub> | -40 °C to<br>+105 °C | -40 °C to<br>+105 °C | -40 °C to<br>+105 °C | –40 °C to<br>+110 °C | –40 °C to<br>+110 °C | –40 °C to<br>+110 °C | –40 °C to<br>+110 °C | −40 °C to<br>+110 °C | | Memory<br>Speed | 3200 MT/s | 3200 MT/s | 3733 MT/s | 3200 MT/s | 3200 MT/s | 4267 MT/s | 2400 MT/s | 4267 MT/s | | Functional<br>Safety | No | No | No | No | No | No | Yes | Yes | | Thermal<br>Design<br>Power (TDP) | 6 W | 9 W | 12 W | 6 W | 9 W | 12 W | 4.5 W | 12 W | ## 3.4.2 Graphics The Intel® X6000E Series CPUs includes an integrated Intel® UHD (Gen 11) graphics accelerator. It provides excellent 2D/3D graphics performance with triple simultaneous display support. The following list shows some key features of the Intel® X6000E Series CPUs: - Graphics Technology (Gen 11 LP) with up to 32 Execution Units - Hardware accelerated video decoding/encoding for H.264, MPEG2, VC-1, H.265/HEVC, VP9, VP8, JPEG/MJPEG - DirectX 12 support - OpenGL 4.5, OpenCL 1.2 support The TQMxE40C1 supports two external Digital Display Interfaces (DDI1 and DDI2) and one internal display, either eDP or dual channel LVDS interface at the COM Express™ connector, depending on module and carrier configuration. | Table 5: | Maximum | Resolution | Display | Configuration | |----------|---------|------------|---------|---------------| | | | | | | | Display | Maximum Display Resolution | |-----------|-------------------------------------| | LVDS | 1920 × 1200 at 60 Hz (dual channel) | | eDP 1.3 | 4096 × 2160 at 60 Hz | | DP 1.4a | 4096 × 2160 at 60 Hz | | HDMI 2.0b | 4096 × 2160 at 60 Hz | #### 3.4.3 Memory #### 3.4.3.1 LPDDR4/4x SDRAM The TQMxE40C1 supports a memory-down 4x32 bit LPDDR4/4x configuration running at up to 4267 MT/s and optional In Band ECC (IBECC). The maximum memory size is 16 Gbyte. The available memory configuration can be either 4 Gbyte or 8 Gbyte, or 16 Gbyte. #### 3.4.3.2 eMMC The TQMxE40C1 supports up to 512 Gbyte on-board eMMC 5.1 flash. The eMMC interface is not activated in BIOS default settings. #### Attention: eMMC OS installation The on-board eMMC Flash requires pre-configuration via EFI Shell before OS installation (e.g. diskpart utility) ## 3.4.3.3 SPI Boot Flash The TQMxE40C1 provides a 256 Mbit SPI boot flash. It includes the uEFI BIOS and the Intel® Converged Security Engine (CSE) which is comparable to Trusted Execution Engine (TXE). An external SPI boot flash on the carrier can be used instead of the on-board SPI boot flash. The uEFI BIOS supports the following 3.3 V SPI flash devices on the carrier board: • Macronix MX25L25645GMI-08G ## 3.4.3.4 EEPROM The TQMxE40C1 supports a COM Express™ Module EEPROM. The 32 kbit EEPROM (24AA32AT) is connected to the general purpose I<sup>2</sup>C interface (COM Express™ pin names I2C\_DAT and I2C\_CK). #### 3.4.4 Real Time Clock The TQMxE40C1 includes a standard RTC (Motorola MS146818B) integrated in the Intel® X6000E Series CPU. ## 3.4.5 Trusted Platform Module The TQMxE40C1 supports the Trusted Platform Module (TPM) 2.0 (Infineon SLB9670 controller). Intel® X6000E Series CPU supports also a Firmware Trusted Platform Module (FTPM); this is a Trusted Platform Module 2.0 implementation in firmware. This feature can be configured in the BIOS. #### 3.4.6 TQ flexible I/O configuration (TQ-flexiCFG) The TQ-Systems COM Express™ module includes a flexible I/O configuration feature, the TQ-flexiCFG. Using the TQ-flexiCFG feature several COM Express™I/O interfaces and functions can be configured via a programmable FPGA. This feature enables the user to integrate special embedded features and configuration options in the TQMxE40C1 to reduce the carrier board design effort. Here are some examples of the flexible I/O configuration: - GPIO interrupt configuration - Interrupt configuration via LPC Serial IRQ - Serial Port handshake signals via GPIOs - Integrate additional I/O functions, e.g. additional Serial, CAN, I<sup>2</sup>C, PWM controller or special power management configurations Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further information about the TQ-flexiCFG. ## 3.4.7 Ultra Deep Power State Green ECO-Off The TQMxE40C1 supports the ultra-deep power state Green ECO-Off. In this configuration all DC/DC power supplies on the TQMxE40C1 are switched off. This results in lowest power consumption. The Green ECO-Off mode can be configured in the uEFI BIOS setup. To wake up the system from the Green ECO-Off mode the power button signal has to be pulled low for at least 100 ms. #### 3.5 Interfaces ## 3.5.1 PCI Express The TQMxE40C1 with Intel® X6000E Series CPU supports a very flexible PCI Express configuration with up eight PCI Express Gen3 ports. With a customized BIOS the PCI Express lane configuration can be set as follows: Table 6: PCI Express port 0 – 7 configuration options | COM Express™ Port 0 – 3 | Configuration | |-------------------------|-------------------------------| | (4) ×1 ports | Standard BIOS | | (1) ×2 and (2) ×1 ports | Configuration via custom BIOS | | (2) ×2 ports | Configuration via custom BIOS | | (1) ×4 port | Configuration via custom BIOS | | COM Express™ Port 4 – 7 | Configuration | | (2)×1 ports | Configuration via custom BIOS | | (2) ×2 ports | Standard BIOS | ## 3.5.2 PCI Express for Graphics (PEG) At the COM Express™ connector the TQMxE40C1 supports two x2 Gen3 PCI Express Graphics ports with 8 Gb/s speed. The PCI Express PEG lanes 2-7 and 10-15 are not used. The PEG Interface is multiplexed with the PCI Express, therefore it depends on the configuration if the PEG Port is available. The PCI Express Graphic port can be used for PCI Express graphics devices or high speed non-graphic PCI Express devices (e.g. quad Gigabit Ethernet or 10 Gigabit Ethernet controller). ## Attention: PCI Express Gen 4 carrier design The COM Express™ specification Revision 3.0 only supports the PCI Express Gen3 (8 Gb/s) data rate. If the COM Express™ carrier is not designed for the PCI Express Gen 4 (16 Gb/s) operation, the PCI Express port should be configured to operate in Gen3 (8 Gb/s) mode. #### 3.5.3 Gigabit Ethernet The TQMxE40C1 provides one Marvell 88E1512 Ethernet controller with 10/100/1000 Mbps speed. The Ethernet LED functionality defined in the COM Express™ specification is currently not supported by the TQMxE40C1 module. Intel is working on this issue. #### 3.5.4 Serial ATA The TQMxE40C1 supports two SATA Gen3.0 (6 Gbit/s) interfaces. The integrated SATA host controller supports AHCI mode, the SATA controller no longer supports legacy IDE mode using I/O space. ## 3.5.5 Digital Display Interface The TQMxE40C1 supports three Digital Display Interfaces at the COM Express™ connector. The DDIO port supports LVDS (via an eDP to LVDS bridge) or eDP as an assembly option. The DDI1 port supports DisplayPort or HDMI/DVI. The DDI2 port supports DisplayPort or HDMI/DVI. The TQMxE40C1 supports the following maximum display resolutions: - DisplayPort 1.4 up to 4096 x 2160 @ 60 Hz - HDMI 2.0b up to 4096 × 2160 @ 60 Hz - DVI up to 4096 × 2160 @ 24 Hz (HDMI without Audio) - eDP up to 4 lanes eDP 1.4a up to 4096 × 2160 @ 60 Hz - LVDS up to 1920 × 1200 @ 60 Hz in dual channel LVDS mode For an HDMI/DVI output, a level converter must be used on the carrier board. #### 3.5.6 LVDS Interface The TQMxE40C1 supports an LVDS interface at the COM Express™ connector. The LVDS interface is provided through an on-board eDP to LVDS Bridge. The eDP to LVDS Bridge supports single or dual bus LVDS signalling with colour depths of 18 bits per pixel up to 112 MHz and a resolution up to $1920 \times 1200 @ 60$ Hz in dual channel LVDS mode. The LVDS data packing can be configured either in VESA or JEIDA format. To support panels without EDID ROM, the eDP-to-LVDS bridge can emulate EDID ROM behaviour avoiding specific changes in system video BIOS. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further information about the LVDS configuration. #### 3.5.7 USB Interfaces The TQMxE40C1 supports eight USB 2.0 and two USB 3.2 Gen2 ports with data rate up to 10 Gb/s at the COM Express™ connector. The USB SuperSpeed ports are configured to USB 3.2 Gen1 (5 Gb/s) per default. Care must be taken in the COM Express™ carrier design, the carrier must support the USB 3.2 Gen2 (10 Gb/s) high speed standard if this mode is needed. ## Attention: USB 3.1 Gen2 (10 Gb/s) carrier design The COM Express™ specification Revision 3.0 only supports the USB 3.2 Gen1 (5 Gb/s) data rate. If the COM Express™ carrier is not designed for the USB 3.2 Gen2 (10 Gb/s) operation, the USB 3.2 ports should be configured to operate in Gen1 mode. #### **Note: USB Port Mapping** The USB 2.0 port 0 must be paired with USB 3.1 SuperSpeedPlus port 0. The USB 2.0 port 1 must be paired with USB 3.1 SuperSpeedPlus port 1. To support more than two USB 3.1 ports the PCle ports 0 and 1 can be configured to USB 3.2. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further information about USB 3.1 high-speed Design Guidelines and more ports. #### 3.5.8 SD Card Interface The TQMxE40C1 provides an SD card interface for 4-bit SD/MMC cards at the COM Express™ connector. The SD card signals are shared with the GPIO signals and can be configured via the BIOS. The default configuration at the COM Express™ connector is with GPIO signals. The SD Card interface is not activated in BIOS default settings. ## 3.5.9 General Purpose Input / Output The TQMxE40C1 provides eight GPIO signals at the COM Express™ connector. The GPIO signals are shared with the SD card signals and can be configured via an uEFI BIOS setting. The default configuration at the COM Express™ connector is GPIO. The GPIO signals are integrated in the TQ-flexiCFG block and can be flexible configured. The signals can also be used for special functions (see 3.4.6). ## 3.5.10 High Definition Audio Interface The TQMxE40C1 provides a High Definition Audio (HDA) interface, which supports two audio codecs at the COM Express™ connector. The HDA\_SDIN2 signal at the COM Express™ is not connected. The Audio Codec is assembled on the carrier board. #### 3.5.11 LPC Bus / eSPI The TQMxE40C1 supports a Low Pin Count (LPC) legacy bus and the Enhanced Serial Peripheral eSPI bus on the same COM Express™ connector pins. The LPC bus is a 3.3 V bus and eSPI is a 1.8 V bus. There is the possibility of a mismatch an eSPI only module mated with a LPC only carrier, or an LPC only module on an eSPI carrier. The TQMxE40C1 includes a multiplexer to switch between the LPC bus and the eSPI bus on the COM Express™ connector pins. With the ESPI\_EN# signal the carrier indicate the operating mode of the LPC / eSPI bus. If left unconnected on the carrier, LPC mode (default) is selected. If pulled to GND on the carrier, eSPI mode is selected. ## Note: LPC / eSPI bus Starting with the Intel® X6000E Series Intel® Atom® series, the legacy Low Pin Count (LPC) interface has been removed from the processor silicon. The TQMxE40C1 module includes an eSPI to LPC bridge to support the LPC legacy bus. For new carrier designs the Enhanced Serial Peripheral eSPI bus should be selected. ## 3.5.12 I<sup>2</sup>C Bus The TQMxE40C1 supports a general purpose I<sup>2</sup>C port via a dedicated LPC to I<sup>2</sup>C controller integrated in the TQ-flexiCFG block. The I<sup>2</sup>C host controller supports a transfer rate of up to 400 kHz and can be configured independently. ## 3.5.13 SMBus The TQMxE40C1 provides a System Management Bus (SMBus). ## 3.5.14 Serial Peripheral Interface The TQMxE40C1 provides a Serial Peripheral Interface (SPI). The SPI interface can only be used for SPI boot Flash devices. #### 3.5.15 Serial Ports The TQMxE40C1 offers a dual Universal Asynchronous Receiver and Transmitter (UART) controller. The register set is based on the industry standard 16550 UART. The UART operates with standard serial port drivers without requiring a custom driver to be installed. The 16 byte transmit and receive FIFOs reduce CPU overhead and minimize the risk of buffer overflow and data loss. With the TQ-flexiCFG feature the serial ports can be configured to route the handshake signals to free pins at the COM Express™ connector. Table 7: Serial Port COM Express™ Port Mapping | COM Express™ Signal | COM Express™ Pin | TQMxE40C1 | Remark | |---------------------|------------------|-----------|-----------------------------------| | SERO_TX | A98 | SER0_TX | 3.3 V output (without protection) | | SERO_RX | A99 | SER0_RX | 3.3 V input (without protection) | | SER1_TX | A101 | SER1_TX | 3.3 V output (without protection) | | SER1_RX | A102 | SER1_RX | 3.3 V input (without protection) | | SERO_RTS# | B98 | SERO_RTS# | 3.3 V output | | SERO_CTS# | B99 | SER0_CTS# | 3.3 V input | | SER1_RTS# | D24 | SER1_RTS# | 3.3 V output | | SER1_CTS# | D25 | SER1_CTS# | 3.3 V input | #### **Note: Protection circuits** In COM Express™ specification Revision 3.0 the signals A98, A99, A101 and A102 have been reclaimed from the VCC\_12V pool. Therefore protection on the carrier board is necessary to avoid damage to those when accidentally exposed to 12 V. The implementation of this circuitry causes lower transfer rates on the two serial ports. On the TQMxE40C1 the protection circuit is removed by default and the serial ports provide transfer rates of up to 115 kbaud. Therefore the TQMxE40C1 can only be used in a COM Express™ COM.0 2.0 and 3.0 Type 6 pin-out carrier board. #### 3.5.16 CAN interface The TQMxE40C1 provides a CAN interface. The signals for the CAN interface are shared with the serial port (SER1) signals and can be configured via a register setting. If a CAN interface is required appropriate transceivers have to be realized on the carrier. #### 3.5.17 Watchdog Timer The TQMxE40C1 supports an independently programmable two-stage Watchdog timer integrated in the TQ-flexiCFG block. There are four operation modes available for the Watchdog timer: - Dual-stage mode - Interrupt mode - Reset mode - Timer mode The Watchdog timer timeout ranges from 125 ms to 1 h. The COM Express™ Specification does not support external hardware triggering of the Watchdog. An external Watchdog Trigger can be configured to GPIO pins at the COM Express™ connector with the TQ-flexiCFG feature. #### 3.6 Connectors #### 3.6.1 COM Express™ Connector Two 220-pin 0.5 mm pitch receptacle connectors are used to interface the TQMxE40C1 on the carrier board. On the carrier board two 220-pin 0.5 mm pitch plug connectors have to be used. There are two versions available with 5 mm and 8 mm stacking height. ## 3.6.2 Debug Header The TQMxE40C1 includes a 14-pin flat cable connector to connect an external debug module (TQ specific) to provide BIOS post code information, debug LEDs and a JTAG interface for on-board FPGA. This header is intended for TQ internal use only. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for more details about the external debug module. ## 3.6.3 TQM Debug Card The TQM debug card is designed to provide access to several processor and chipset control signals. When the COM Express module is powered up, the uEFI BIOS POST codes are shown. If the COM Express module does not boot, the uEFI BIOS POST has detected a fatal error and stopped. The number displayed on the TQM debug card is the number of the test, where the uEFI BIOS boot failed. Illustration 2: TQM Debug Card Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for more details and ordering information about the TQM debug card. ## 3.6.4 Debug Module LED The TQMxE40C1 includes a dual colour LED providing boot and BIOS information. The following table illustrates some LED boot messages: Table 8: LED Boot Messages | Red LED | Green LED | Remark | |----------|-----------|-----------------------------| | ON | OFF | Power supply error | | ON | ON | S4/S5 state | | BLINKING | BLINKING | S3 state | | OFF | BLINKING | uEFI BIOS is booting | | OFF | ON | uEFI BIOS boot is completed | # 3.7 COM Express™ Connector Pinout This section describes the TQMxE40C1 COM Express™ connector pin assignment, which is compliant with COM.0 R3.0 Type 6 pinout definitions. # 3.7.1 Signal Assignment Abbreviations The following table lists the abbreviations used within this chapter: Table 9: Signal Assignment Abbreviations | Abbreviation | Description | |--------------|-------------------------------| | GND | Ground | | PWR | Power | | I | Input | | IPU | Input with pull-up resistor | | IPD | Input with pull-down resistor | | 0 | Output | | OD | Open drain output | | IO | Bi-directional | # Note: Unused signals on the carrier board Unused inputs at the COM Express $^{\text{\tiny{M}}}$ connector can be left open on the carrier board, since these signals are terminated on the TQMxE40C1. # 3.7.2 COM Express™ Connector Pin Assignment Table 10: COM Express™ Connector Pin Assignment | Pin | Pin-Signal | Description | Туре | Remark | |-----|----------------------|------------------------------------------------------------------|-------|-------------| | A1 | GND(FIXED) | Ground | GND | | | A2 | GBE0_MDI3- | Gigabit Ethernet Controller 0: Media Dependent Interface | 10 | | | A3 | GBE0_MDI3+ | Gigabit Ethernet Controller 0: Media Dependent Interface | IO | | | A4 | GBE0_LINK100# | Gigabit Ethernet Controller 0 100 Mbit / sec link indicator | OD | | | A5 | GBE0_LINK1000# | Gigabit Ethernet Controller 0 1000 Mbit / sec link indicator | OD | | | A6 | GBE0_MDI2- | Gigabit Ethernet Controller 0: Media Dependent Interface | 10 | | | A7 | GBE0_MDI2+ | Gigabit Ethernet Controller 0: Media Dependent Interface | 10 | | | A8 | GBE0_LINK# | Gigabit Ethernet Controller 0 link indicator | OD | | | A9 | GBE0_MDI1- | Gigabit Ethernet Controller 0: Media Dependent Interface | 10 | | | A10 | GBE0_MDI1+ | Gigabit Ethernet Controller 0: Media Dependent Interface | 10 | | | A11 | GND(FIXED) | Ground | GND | | | A12 | GBE0_MDI0- | Gigabit Ethernet Controller 0: Media Dependent Interface | IO | | | A13 | GBE0_MDI0+ | Gigabit Ethernet Controller 0: Media Dependent Interface | 10 | | | | | | | | | A14 | GBEO_CTREF | Reference voltage for Carrier Board Ethernet channel 0 | Power | TQ-flexiCFG | | A15 | SUS_S3# | Indicates system is in Suspend to RAM state. Active low output. | O PD | TQ-TIEXICFG | | A16 | SATAO_TX+ | SATA differential transmit pairs 0 | 0 | | | A17 | SATAO_TX- | SATA differential transmit pairs 0 | 0 | | | A18 | SUS_S4# | Indicates system is in Suspend to Disk state. Active low output. | O PD | TQ-flexiCFG | | A19 | SATAO_RX+ | SATA differential receive pairs 0 | 1 | | | A20 | SATAO_RX- | SATA differential receive pairs 0 | I I | | | A21 | GND(FIXED) | Ground | GND | | | A22 | SATA2_TX+ | SATA differential transmit pairs 2 | 0 | N/A | | A23 | SATA2_TX- | SATA differential transmit pairs 2 | 0 | N/A | | A24 | SUS_S5# | Indicates system is in Soft Off state. Active low output. | O PD | TQ-flexiCFG | | A25 | SATA2_RX+ | SATA differential receive pairs 2 | 1 | N/A | | A26 | SATA2_RX- | SATA differential receive pairs 2 | 1 | N/A | | A27 | BATLOW# | Indicates that external battery is low | I PU | | | A28 | (S)ATA_ACT# | SATA activity indicator | 0 | | | A29 | AC/HDA_SYNC | Sample-synchronization signal to the CODEC(s) | 0 | | | A30 | AC/HDA_RST# | Reset output to CODEC, active low. | 0 | | | A31 | GND(FIXED) | Ground | GND | | | A32 | AC/HDA_BITCLK | Serial data clock generated by the external CODEC(s) | Ю | | | A33 | AC/HDA_SDOUT | Serial TDM data output to the CODEC | 0 | | | A34 | BIOS_DISO# | Selection straps to determine the BIOS boot device | I PU | | | A35 | THRMTRIP# | indicating that the CPU has entered thermal shutdown | 0 | | | A36 | USB6- | USB differential pairs 6 | Ю | | | A37 | USB6+ | USB differential pairs 6 | Ю | | | A38 | USB_6_7_OC# | USB over-current sense, USB channels 6 and 7 | I PU | | | A39 | USB4- | USB differential pairs 4 | Ю | | | A40 | USB4+ | USB differential pairs 4 | Ю | | | A41 | GND(FIXED) | Ground | GND | | | A42 | USB2- | USB differential pairs 2 | Ю | | | A43 | USB2+ | USB differential pairs 2 | Ю | | | A44 | USB_2_3_OC# | USB over-current sense, USB channels 2 and 3 | I PU | | | A45 | USB0- | USB differential pairs 0 | IO | | | A46 | USB0+ | USB differential pairs 0 | IO | | | A47 | VCC_RTC | Real-time clock circuit-power input. | Power | | | A48 | RSVD | Reserved | 0 | N/A | | A49 | GBE0_SDP | Gigabit Ethernet Controller 0 Software-Definable Pin. | IO | TQ-flexiCFG | | A50 | LPC_SERIRQ/ESPI_CS1# | LPC serial interrupt / eSPI Master Chip Select | IO | | | A51 | GND(FIXED) | Ground | GND | | | A52 | PCIE_TX5+ | PCI Express differential transmit pairs 5 | 0 | | | A53 | PCIE_TX5- | PCI Express differential transmit pairs 5 | 0 | | | 722 | _ | · | | | | A54 | GPI0/SD_DATA0 | GPI0 | I PU | TQ-flexiCFG | Table 12: COM Express™ Connector Pin Assignment (continued) | Pin | Pin-Signal | Description | Туре | Remark | |------|--------------------------|-----------------------------------------------------|-------|--------------------| | A56 | PCIE TX4- | PCI Express differential transmit pairs 4 | 0 | | | A57 | GND | Ground | GND | | | A58 | PCIE_TX3+ | PCI Express differential transmit pairs 3 | 0 | | | A59 | PCIE_TX3- | PCI Express differential transmit pairs 3 | 0 | | | A60 | GND(FIXED) | Ground | GND | | | A61 | PCIE_TX2+ | PCI Express differential transmit pairs 2 | 0 | | | A62 | PCIE_TX2- | PCI Express differential transmit pairs 2 | 0 | | | A63 | GPI1/SD_DATA1 | GPI1 | I PU | TQ-flexiCFG | | A64 | PCIE_TX1+ | PCI Express differential transmit pairs 1 | 0 | | | A65 | PCIE_TX1- | PCI Express differential transmit pairs 1 | 0 | | | A66 | GND | Ground | GND | | | A67 | GPI2/SD_DATA2 | GPI2 | I PU | TQ-flexiCFG | | A68 | PCIE_TX0+ | PCI Express differential transmit pairs 0 | 0 | | | A69 | PCIE_TX0- | PCI Express differential transmit pairs 0 | 0 | | | A70 | GND(FIXED) | Ground | GND | | | A71 | LVDS_A0+ / eDP_TX2+ | LVDS Channel A differential pairs 0 / eDP | 0 | | | A72 | LVDS_A0- / eDP_TX2- | LVDS Channel A differential pairs 0 / eDP | 0 | | | A73 | LVDS_A1+ / eDP_TX1+ | LVDS Channel A differential pairs 1 / eDP | 0 | | | A74 | LVDS_A1- / eDP_TX1- | LVDS Channel A differential pairs 1 / eDP | 0 | | | A75 | LVDS_A2+ / eDP_TX0+ | LVDS Channel A differential pairs 2 / eDP | 0 | | | A76 | LVDS_A2- / eDP_TX0- | LVDS Channel A differential pairs 2 / eDP | 0 | | | A77 | LVDS_VDD_EN / eDP_VDD_EN | LVDS / eDP panel power enable | O PD | | | A78 | LVDS_A3+ | LVDS Channel A differential pairs 3 | 0 | | | A79 | LVDS_A3- | LVDS Channel A differential pairs 3 | 0 | | | A80 | GND(FIXED) | Ground | GND | | | A81 | LVDS_A_CK+ / eDP_TX3+ | LVDS Channel A differential clock / eDP | 0 | | | A82 | LVDS_A_CK- / eDP_TX3+ | LVDS Channel A differential clock /eDP | 0 | | | A83 | LVDS_I2C_CK / eDP_AUX+ | I2C clock output for LVDS display | Ю | | | A84 | LVDS_I2C_DAT / eDP_AUX- | I2C data line for LVDS display | Ю | | | A85 | GPI3/SD_DATA3 | GPI3 / SD_DATA3 | I PU | TQ-flexiCFG | | A86 | (RSVD18) EDP_AUX_DDC_SEL | (Reserved) Select between EDP I2C or LVDS DDC | IPD | | | A87 | eDP_HPD | eDP Detection of Hot Plug | IPD | | | A88 | PCIE_CLK_REF+ | Reference clock output for all PCI Express lanes | 0 | | | A89 | PCIE_CLK_REF- | Reference clock output for all PCI Express lanes | 0 | | | A90 | GND(FIXED) | Ground | GND | | | A91 | SPI_POWER | Power supply for Carrier Board SPI | PWR | | | A92 | SPI_MISO | Data in to Module from Carrier SPI | I PU | | | A93 | GPO0/SD_CLK | GPO0 | O PD | TQ-flexiCFG | | A94 | SPI_CLK | Clock from Module to Carrier SPI | 0 | | | A95 | SPI_MOSI | Data out from Module to Carrier SPI | 0 | | | A96 | TPM_PP | Trusted Platform Module (TPM) Physical Presence pin | IPD | TQ-flexiCFG | | A97 | TYPE10# | Type 10 Module indication (NC) | NC | | | A98 | SERO_TX | Serial port 0 transmitter | O 3V3 | without protection | | A99 | SERO_RX | Serial port 0 receiver | 13V3 | without protection | | A100 | GND(FIXED) | Ground | GND | | | A101 | SER1_TX | Serial port 1 transmitter | O 3V3 | without protection | | A102 | SER1_RX | Serial port 1 receiver | 1 3V3 | without protection | | A103 | LID# | LID switch | IPU | | | A104 | VCC_12V | Primary wide power input | PWR | | | A105 | VCC_12V | Primary wide power input | PWR | | | A106 | VCC_12V | Primary wide power input | PWR | | | A107 | VCC_12V | Primary wide power input | PWR | | | A108 | VCC_12V | Primary wide power input | PWR | | | A109 | VCC_12V | Primary wide power input | PWR | | | A110 | GND(FIXED) | Ground | GND | | # COM Express™ Connector Pin Assignment (continued) | Pin | Pin-Signal | Description | Туре | Remark | |-----|-------------------------|------------------------------------------------------------------|------|-------------| | B1 | GND(FIXED) | Ground | GND | | | B2 | GBE0_ACT# | Gigabit Ethernet Controller 0 active indicator | OD | | | В3 | LPC_FRAME#/ESPI_CS0# | LPC frame indicates the start of an LPC cycle / eSPI | Ю | | | B4 | LPC_AD0/ESPI_IO_0 | LPC multiplexed address, command and data bus / eSPI | Ю | | | B5 | LPC_AD1/ESPI_IO_1 | LPC multiplexed address, command and data bus / eSPI | Ю | | | B6 | LPC_AD2/ESPI_IO_2 | LPC multiplexed address, command and data bus / eSPI | Ю | | | B7 | LPC_AD3/ESPI_IO_3 | LPC multiplexed address, command and data bus / eSPI | Ю | | | B8 | LPC_DRQ0#/ESPI_ALERT0# | LPC serial DMA request / eSPI | Ю | | | B9 | LPC_DRQ1#/ESPI_ALERT1# | LPC serial DMA request / eSPI | Ю | | | B10 | LPC_CLK/ESPI_CK | LPC clock output / eSPI | 0 | | | B11 | GND(FIXED) | Ground | GND | | | B12 | PWRBTN# | Power button input | I PU | TQ-flexiCFG | | B13 | SMB_CK | System Management Bus bidirectional clock line | Ю | | | B14 | SMB_DAT | System Management Bus bidirectional data line | Ю | | | B15 | SMB_ALERT# | System Management Bus Alert | I PU | | | B16 | SATA1_TX+ | SATA differential transmit pairs 1 | 0 | | | B17 | SATA1_TX- | SATA differential transmit pairs 1 | 0 | | | B18 | SUS_STAT# / ESPI_RESET# | Indicates imminent suspend operation / eSPI Reset | 0 | | | B19 | SATA1_RX+ | SATA differential receive pairs 1 | I | | | B20 | SATA1_RX- | SATA differential receive pairs 1 | I | | | B21 | GND(FIXED) | Ground | GND | | | B22 | SATA3_TX+ | SATA differential transmit pairs 3 | 0 | N/A | | B23 | SATA3_TX- | SATA differential transmit pairs 3 | 0 | N/A | | B24 | PWR_OK | Power OK from main power supply | I PU | TQ-flexiCFG | | B25 | SATA3_RX+ | SATA differential receive pairs 3 | I | N/A | | B26 | SATA3_RX- | SATA differential receive pairs 3 | I | N/A | | B27 | WDT | watchdog time-out | 0 | TQ-flexiCFG | | B28 | AC/HDA_SDIN2 | Serial TDM data input 2 | I PU | N/A | | B29 | AC/HDA_SDIN1 | Serial TDM data input 1 | I PU | | | B30 | AC/HDA_SDIN0 | Serial TDM data input 0 | I PU | | | B31 | GND(FIXED) | Ground | GND | | | B32 | SPKR | PC Audio Speaker output | 0 | | | B33 | I2C_CK | General purpose I2C port clock output | Ю | TQ-flexiCFG | | B34 | I2C_DAT | General purpose I2C port data I/O line | Ю | TQ-flexiCFG | | B35 | THRM# | Input from carrier temperature sensor | I PU | | | B36 | USB7- | USB differential pairs 7 | Ю | | | B37 | USB7+ | USB differential pairs 7 | Ю | | | B38 | USB_4_5_OC# | USB over-current sense, USB channels 4 and 5 | I PU | | | B39 | USB5- | USB differential pairs 5 | Ю | | | B40 | USB5+ | USB differential pairs 5 | Ю | | | B41 | GND(FIXED) | Ground | GND | | | B42 | USB3- | USB differential pairs 3 | Ю | | | B43 | USB3+ | USB differential pairs 3 | Ю | | | B44 | USB_0_1_OC# | USB over-current sense, USB channels 0 and 1 | I PU | | | B45 | USB1- | USB differential pairs 1 | Ю | | | B46 | USB1+ | USB differential pairs 1 | Ю | | | B47 | ESPI_EN# | The Carrier shall tie ESPI_EN# to GND for eSPI operation, LPC NC | I PU | TQ-flexiCFG | | B48 | USB0_HOST_PRSNT | Module USB client may detect the presence of a USB host on USB0 | I PU | TQ-flexiCFG | | B49 | SYS_RESET# | Reset button input | I PU | TQ-flexiCFG | | B50 | CB_RESET# | Reset output from Module to Carrier Board | 0 | TQ-flexiCFG | | B51 | GND(FIXED) | Ground | GND | | | B52 | PCIE_RX5+ | PCI Express differential receive pairs 5 | I | | | B53 | PCIE_RX5- | PCI Express differential receive pairs 5 | I | | | B54 | GPO1/SD_CMD | GPO1 | O PD | TQ-flexiCFG | | B55 | PCIE_RX4+ | PCI Express differential receive pairs 4 | 1 | | Table 12: COM Express™ Connector Pin Assignment (continued) | Pin | Pin-Signal | Description | Туре | Remark | |------|----------------------------|----------------------------------------------------|------|-------------| | B56 | PCIE_RX4- | PCI Express differential receive pairs 4 | ı | | | B57 | GPO2 / SD_WP | GPO2 | O PD | TQ-flexiCFG | | B58 | PCIE_RX3+ | PCI Express differential receive pairs 3 | I | | | B59 | PCIE_RX3- | PCI Express differential receive pairs 3 | I | | | B60 | GND(FIXED) | Ground | GND | | | B61 | PCIE_RX2+ | PCI Express differential receive pairs 2 | I | | | B62 | PCIE_RX2- | PCI Express differential receive pairs 2 | I | | | B63 | GPO3/SD_CD# | GPO3 | O PD | TQ-flexiCFG | | B64 | PCIE_RX1+ | PCI Express differential receive pairs 1 | I | | | B65 | PCIE_RX1- | PCI Express differential receive pairs 1 | 1 | | | B66 | WAKEO# | PCI Express wake up signal | I PU | TQ-flexiCFG | | B67 | WAKE1# | General purpose wake up signal | I PU | TQ-flexiCFG | | B68 | PCIE_RX0+ | PCI Express differential receive pairs 0 | I | | | B69 | PCIE_RX0- | PCI Express differential receive pairs 0 | 1 | | | B70 | GND(FIXED) | Ground | GND | | | B71 | LVDS_B0+ | LVDS Channel B differential pairs 0 | 0 | | | B72 | LVDS_B0- | LVDS Channel B differential pairs 0 | 0 | | | B73 | LVDS_B1+ | LVDS Channel B differential pairs 1 | 0 | | | B74 | LVDS_B1- | LVDS Channel B differential pairs 1 | 0 | | | B75 | LVDS_B2+ | LVDS Channel B differential pairs 2 | 0 | | | B76 | LVDS_B2- | LVDS Channel B differential pairs 2 | 0 | | | B77 | LVDS_B3+ | LVDS Channel B differential pairs 3 | 0 | | | B78 | LVDS_B3- | LVDS Channel B differential pairs 3 | 0 | | | B79 | LVDS_BKLT_EN / eDP_BLKT_EN | LVDS / eDP panel backlight enable | O PD | | | B80 | GND(FIXED) | Ground | GND | | | B81 | LVDS_B_CK+ | LVDS Channel B differential clock | 0 | | | B82 | LVDS_B_CK- | LVDS Channel B differential clock | 0 | | | B83 | LVDS_BKLT_CTRL/eDP_BLKT_EN | LVDS / eDP panel backlight brightness control | O PD | | | B84 | VCC_5V_SBY | Standby power input: +5.0V nominal | PWR | | | B85 | VCC_5V_SBY | Standby power input: +5.0V nominal | PWR | | | B86 | VCC_5V_SBY | Standby power input: +5.0V nominal | PWR | | | B87 | VCC_5V_SBY | Standby power input: +5.0V nominal | PWR | | | B88 | BIOS_DIS1# | Selection straps to determine the BIOS boot device | I PU | | | B89 | VGA_RED | Red for monitor | 0 | N/A | | B90 | GND(FIXED) | Ground | GND | | | B91 | VGA_GRN | Green for monitor | 0 | N/A | | B92 | VGA_BLU | Blue for monitor | 0 | N/A | | B93 | VGA_HSYNC | Horizontal sync output to VGA monitor | 0 | N/A | | B94 | VGA_VSYNC | Vertical sync output to VGA monitor | 0 | N/A | | B95 | VGA_I2C_CK | DDC clock line | 0 | N/A | | B96 | VGA_I2C_DAT | DDC data line | Ю | N/A | | B97 | SPI_CS# | Chip select for Carrier Board SPI | 0 | | | B98 | (RSVD) SERO_RTS# | Serial port 0 Request To Send | 0 | TQ-flexiCFG | | B99 | (RSVD) SERO_CTS# | Serial port 0 Clear To Send | I PU | TQ-flexiCFG | | B100 | GND(FIXED) | Ground | GND | | | B101 | FAN_PWMOUT | Fan Pulse Width Modulation speed control output | 0 | | | B102 | FAN_TACHIN | Fan tachometer input | I PU | | | B103 | SLEEP# | Sleep button | I PU | | | B104 | VCC_12V | Primary wide power input | PWR | | | B105 | VCC_12V | Primary wide power input | PWR | | | B106 | VCC_12V | Primary wide power input | PWR | | | B107 | VCC_12V | Primary wide power input | PWR | | | B108 | VCC_12V | Primary wide power input | PWR | | | B109 | VCC_12V | Primary wide power input | PWR | | | B110 | GND(FIXED) | Ground | | | Table 12: COM Express™ Connector Pin Assignment (continued) | C2 GND C3 USB_ C4 USB_ C5 GND C6 USB_ C7 USB_ C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | B_SSRX0- B_SSRX0+ D B_SSRX1- B_SSRX1+ D B_SSRX2- B_SSRX2+ D(FIXED) B_SSRX3- B_SSRX3+ | Ground SuperSpeed USB3.1 differential receive pairs 0 SuperSpeed USB3.1 differentia receive pairs 0 Ground SuperSpeed USB3.1 differential receive pairs 1 SuperSpeed USB3.1 differential receive pairs 1 Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | GND GND I I GND I I GND I I GND I I I I I I I I I I I I I I I I I I I | N/A N/A N/A N/A N/A N/A N/A | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | C2 GND C3 USB_ C4 USB_ C5 GND C6 USB_ C7 USB_ C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | D | Ground SuperSpeed USB3.1 differential receive pairs 0 SuperSpeed USB3.1 differential receive pairs 0 Ground SuperSpeed USB3.1 differential receive pairs 1 SuperSpeed USB3.1 differential receive pairs 1 Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | GND I I GND I I GND I I GND I I I GND I I I GND I I I I GND I I I I GND I I I I I I I I I I I I I I I I I I I | N/A<br>N/A<br>N/A | | C3 USB_ C4 USB_ C5 GND C6 USB_ C7 USB_ C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | B_SSRX0- B_SSRX0+ D B_SSRX1- B_SSRX1- B_SSRX1+ D B_SSRX2- B_SSRX2+ D(FIXED) B_SSRX3- B_SSRX3+ D 1_PAIR6+ 1_PAIR6- //D18) I2C_HDMI_SCL //D18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | SuperSpeed USB3.1 differential receive pairs 0 SuperSpeed USB3.1 differential receive pairs 0 Ground SuperSpeed USB3.1 differential receive pairs 1 SuperSpeed USB3.1 differential receive pairs 1 Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I | N/A<br>N/A<br>N/A | | C4 USB_ C5 GND C6 USB_ C7 USB_ C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | B_SSRX0+ B_SSRX1- B_SSRX1- B_SSRX1- B_SSRX1+ D B_SSRX2- B_SSRX2+ D(FIXED) B_SSRX3- B_SSRX3+ D 1_PAIR6+ 1_PAIR6- VD18) I2C_HDMI_SCL VD18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | SuperSpeed USB3.1 differential receive pairs 0 Ground SuperSpeed USB3.1 differential receive pairs 1 SuperSpeed USB3.1 differential receive pairs 1 Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I | N/A<br>N/A<br>N/A | | C5 GND C6 USB_ C7 USB_ C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | D | Ground SuperSpeed USB3.1 differential receive pairs 1 SuperSpeed USB3.1 differential receive pairs 1 Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I | N/A<br>N/A<br>N/A | | C6 USB_ C7 USB_ C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI) C18 (RSVI) C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI) | B_SSRX1- B_SSRX1+ D B_SSRX2- B_SSRX2+ D(FIXED) B_SSRX3- B_SSRX3+ D 1_PAIR6+ 1_PAIR6- VD18) I2C_HDMI_SCL VD18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | SuperSpeed USB3.1 differential receive pairs 1 SuperSpeed USB3.1 differential receive pairs 1 Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I | N/A<br>N/A<br>N/A | | C7 USB_ C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI) C18 (RSVI) C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI) | S_SSRX1+ B_SSRX2- B_SSRX2- B_SSRX2+ D(FIXED) B_SSRX3- B_SSRX3+ D 1_PAIR6+ 1_PAIR6- VD18) I2C_HDMI_SCL VD18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | SuperSpeed USB3.1 differential receive pairs 1 Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I I I GND I GND O O IO IO IO I I I I I I I I I I I I I | N/A<br>N/A<br>N/A | | C8 GND C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | D | Ground SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I I I GND I GND O O IO IO IO I I I I I I I I I I I I I | N/A<br>N/A<br>N/A | | C9 USB_ C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | B_SSRX2- B_SSRX2+ D(FIXED) B_SSRX3- B_SSRX3+ D 1_PAIR6+ 1_PAIR6- VD18) I2C_HDMI_SCL VD18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | SuperSpeed USB3.1 differential receive pairs 2 SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I I I GND I GND O O IO IO IO I I I I I I I I I I I I I | N/A<br>N/A<br>N/A | | C10 USB_ C11 GND C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | S_SSRX2+ D(FIXED) S_SSRX3- S_SSRX3- D 1_PAIR6+ 1_PAIR6- VD18) I2C_HDMI_SCL VD18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | SuperSpeed USB3.1 differential receive pairs 2 Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I I GND O O IO IO I I I I | N/A<br>N/A<br>N/A | | C11 GND C12 USB C13 USB C14 GND C15 DDI1 C16 DDI1 C17 (RSV) C18 (RSV) C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSV) | D(FIXED) D(F | Ground SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I I GND O O IO IO I I I I | N/A<br>N/A<br>N/A | | C12 USB_ C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI) C18 (RSVI) C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI) | 8_SSRX3-<br>8_SSRX3+<br>D<br>1_PAIR6+<br>1_PAIR6-<br>/D18) I2C_HDMI_SCL<br>/D18) I2C_HDMI_SDA<br>E_RX6+<br>E_RX6-<br>D(FIXED)<br>E_RX7+<br>E_RX7- | SuperSpeed USB3.1 differential receive pairs 3 SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I I GND O O IO IO I I I I | N/A<br>N/A | | C13 USB_ C14 GND C15 DDI1 C16 DDI1 C17 (RSVI) C18 (RSVI) C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI) | B_SSRX3+ D_1_PAIR6+ 1_PAIR6- /D18) I2C_HDMI_SCL /D18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | SuperSpeed USB3.1 differential receive pairs 3 Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | 0<br>0<br>10<br>10<br>1 | N/A<br>N/A | | C14 GND C15 DDI1 C16 DDI1 C17 (RSVI C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | D 1_PAIR6+ 1_PAIR6- 1_PAIR6- /D18) I2C_HDMI_SCL /D18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | Ground DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | 0<br>0<br>10<br>10<br>1 | N/A | | C15 DDI1 C16 DDI1 C17 (RSVI C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | 1_PAIR6+<br>1_PAIR6-<br>VD18) I2C_HDMI_SCL<br>VD18) I2C_HDMI_SDA<br>E_RX6+<br>E_RX6-<br>D(FIXED)<br>E_RX7+<br>E_RX7- | DDI1 DP / HDMI / DVI differential pairs 6 DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | 0<br>0<br>10<br>10<br>1 | | | C16 DDI1 C17 (RSVI C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | 1_PAIR6-<br>/D18) I2C_HDMI_SCL<br>/D18) I2C_HDMI_SDA<br>E_RX6+<br>E_RX6-<br>D(FIXED)<br>E_RX7+<br>E_RX7- | DDI1 DP / HDMI / DVI differential pairs 6 (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | O<br>IO<br>IO<br>I | | | C17 (RSVI<br>C18 (RSVI<br>C19 PCIE<br>C20 PCIE<br>C21 GND<br>C22 PCIE<br>C23 PCIE<br>C24 DDI1<br>C25 DDI1<br>C26 DDI1<br>C27 (RSVI | /D18) I2C_HDMI_SCL<br>/D18) I2C_HDMI_SDA<br>E_RX6+<br>E_RX6-<br>D(FIXED)<br>E_RX7+<br>E_RX7- | (Reserved) Optional: I2C for HDMI redriver (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | 10<br>10<br>1 | N/A | | C18 (RSVI C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | VD18) I2C_HDMI_SDA E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | (Reserved) Optional: I2C for HDMI redriver PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | IO<br>I | | | C19 PCIE C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | E_RX6+ E_RX6- D(FIXED) E_RX7+ E_RX7- | PCI Express differential receive pairs 6 PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | 1 | | | C20 PCIE C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | E_RX6-<br>D(FIXED)<br>E_RX7+<br>E_RX7- | PCI Express differential receive pairs 6 Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | I<br>I<br>GND | | | C21 GND C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | D(FIXED) E_RX7+ E_RX7- | Ground PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | GND<br>I | | | C22 PCIE C23 PCIE C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | E_RX7+<br>E_RX7- | PCI Express differential receive pairs 7 PCI Express differential receive pairs 7 | GND<br>I | | | C23 PCIE<br>C24 DDI1<br>C25 DDI1<br>C26 DDI1<br>C27 (RSVI | E_RX7- | PCI Express differential receive pairs 7 | I | | | C24 DDI1 C25 DDI1 C26 DDI1 C27 (RSVI | | · | | ļ | | C25 DDI1 C26 DDI1 C27 (RSVI | 1_HPD | | 1 | | | C26 DDI1<br>C27 (RSVI | | DDI1 Detection of Hot Plug | I PD | | | C27 (RSVI | 1_PAIR4+ | DDI1 DP / HDMI / DVI differential pairs 4 | 0 | N/A | | <b>—</b> | 1_PAIR4- | DDI1 DP / HDMI / DVI differential pairs 4 | 0 | N/A | | C28 (RSVi | VD18) I2C_USBC_PD_SCL | (Reserved) Optional: I2C for USB | Ю | | | | VD18) I2C_USBC_PD_SDA | (Reserved) Optional: I2C for USB | Ю | | | C29 DDI1 | 1_PAIR5+ | DDI1 DP / HDMI / DVI differential pairs 5 | 0 | N/A | | C30 DDI1 | 1_PAIR5- | DDI1 DP / HDMI / DVI differential pairs 5 | 0 | N/A | | C31 GND | D(FIXED) | Ground | GND | | | C32 DDI2 | 2_CTRLCLK_AUX+ | DDI2_CTRLCLK_AUX+ signal DP AUX, HDMI DVI CLK | Ю | | | C33 DDI2 | 2_CTRLDATA_AUX- | DDI2_CTRLDATA_AUX- signal DP AUX, HDMI DVI DATA | Ю | | | C34 DDI2 | 2_DDC_AUX_SEL | Selects the function of DDI2_CTRLxAUX+/- Signals | I PD | | | C35 RSVE | D18 | Reserved | NC | N/A | | C36 DDI3 | 3_CTRLCLK_AUX+ | DDI3_CTRLCLK_AUX+ signal DP AUX, HDMI DVI CLK | Ю | N/A | | | 3_CTRLDATA_AUX- | DDI3_CTRLDATA_AUX- signal DP AUX, HDMI DVI DATA | Ю | N/A | | | 3_DDC_AUX_SEL | Selects the function of DDI3 CTRLxAUX+/- Signals | I PU | N/A | | C39 DDI3 | 3 PAIR0+ | DDI3 DP / HDMI / DVI differential pairs 3 | 0 | N/A | | <del></del> | 3_PAIR0- | DDI3 DP / HDMI / DVI differential pairs 3 | 0 | N/A | | | D(FIXED) | Ground | GND | | | | 3_PAIR1+ | DDI3 DP / HDMI / DVI differential pairs 1 | 0 | N/A | | | 3_PAIR1- | DDI3 DP / HDMI / DVI differential pairs 1 | 0 | N/A | | | 3_HPD | DDI3 Detection of Hot Plug | IPD | N/A | | C45 RSVE | | Reserved | NC | N/A | | | 3_PAIR2+ | DDI3 DP / HDMI / DVI differential pairs 2 | 0 | N/A | | | 3_PAIR2- | DDI3 DP / HDMI / DVI differential pairs 2 | 0 | N/A | | C48 RSVE | | Reserved | NC | N/A | | | 3_PAIR3+ | DDI3 DP / HDMI / DVI differential pairs 3 | 0 | N/A | | | 3_PAIR3- | DDI3 DP / HDMI / DVI differential pairs 3 | 0 | N/A | | | D(FIXED) | Ground | GND | IN/ A | | | | | I | Ontional (DCIE4) | | | i_RX0+ | PCI Express differential receive pairs 0 | <del> </del> | Optional (PCIE4) | | | i_RX0- | PCI Express differential receive pairs 0 | NC | Optional (PCIE4) | | C54 TYPE<br>C55 PEG_ | E0#<br>i_RX1+ | Type 0 Module indication (NC) PCI Express differential receive pairs 1 | NC | Optional (PCIE5) | Table 12: COM Express™ Connector Pin Assignment (continued) | Pin | Pin-Signal | Description | Туре | Remark | |------|---------------------------|--------------------------------------------------|------|------------------| | C56 | PEG RX1- | PCI Express differential receive pairs 1 | 1 | Optional (PCIE5) | | C57 | TYPE1# | Type 1 Module indication (NC) | NC | | | C58 | PEG RX2+ | PCI Express differential receive pairs 2 | 1 | N/A | | C59 | PEG_RX2- | PCI Express differential receive pairs 2 | ı | N/A | | C60 | GND(FIXED) | Ground | GND | | | C61 | PEG_RX3+ | PCI Express differential receive pairs 3 | 1 | N/A | | C62 | PEG_RX3- | PCI Express differential receive pairs 3 | 1 | N/A | | C63 | (RSVD18) I2C USBC PD INT# | (Reserved) Optional: I2C for USB | 1 | | | C64 | RSVD18 | Reserved | NC | N/A | | C65 | PEG_RX4+ | PCI Express differential receive pairs 4 | 1 | N/A | | C66 | PEG_RX4- | PCI Express differential receive pairs 4 | 1 | N/A | | C67 | RAPID_SHUTDOWN | Trigger for Rapid Shutdown. Must be driven to 5V | IPD | | | C68 | PEG_RX5+ | PCI Express differential receive pairs 5 | 1 | N/A | | C69 | PEG_RX5- | PCI Express differential receive pairs 5 | 1 | N/A | | C70 | GND(FIXED) | Ground | GND | | | C71 | PEG_RX6+ | PCI Express differential receive pairs 6 | I | N/A | | C72 | PEG_RX6- | PCI Express differential receive pairs 6 | 1 | N/A | | C73 | GND | Ground | GND | | | C74 | PEG_RX7+ | PCI Express differential receive pairs 7 | 1 | N/A | | C75 | PEG_RX7- | PCI Express differential receive pairs 7 | ı | N/A | | C76 | GND | Ground | | | | C77 | RSVD18 | Reserved | NC | N/A | | C78 | PEG_RX8+ | PCI Express differential receive pairs 8 | 1 | Optional (PCIE6) | | C79 | PEG_RX8- | PCI Express differential receive pairs 8 | 1 | Optional (PCIE6) | | C80 | GND(FIXED) | Ground | GND | | | C81 | PEG_RX9+ | PCI Express differential receive pairs 9 | 1 | Optional (PCIE7) | | C82 | PEG_RX9- | PCI Express differential receive pairs 9 | 1 | Optional (PCIE7) | | C83 | RSVD18 | Reserved | NC | N/A | | C84 | GND | Ground | GND | | | C85 | PEG_RX10+ | PCI Express differential receive pairs 10 | I | N/A | | C86 | PEG_RX10- | PCI Express differential receive pairs 10 | I | N/A | | C87 | GND | Ground | GND | | | C88 | PEG_RX11+ | PCI Express differential receive pairs 11 | I | N/A | | C89 | PEG_RX11- | PCI Express differential receive pairs 11 | 1 | N/A | | C90 | GND(FIXED) | Ground | GND | | | C91 | PEG_RX12+ | PCI Express differential receive pairs 12 | ı | N/A | | C92 | PEG_RX12- | PCI Express differential receive pairs 12 | 1 | N/A | | C93 | GND | Ground | GND | | | C94 | PEG_RX13+ | PCI Express differential receive pairs 13 | 1 | N/A | | C95 | PEG_RX13- | PCI Express differential receive pairs 13 | 1 | N/A | | C96 | GND | Ground | GND | | | C97 | RSVD18 | Reserved | I/O | TQ-flexiCFG | | C98 | PEG_RX14+ | PCI Express differential receive pairs 14 | 1 | N/A | | C99 | PEG_RX14- | PCI Express differential receive pairs 14 | 1 | N/A | | C100 | GND(FIXED) | Ground | GND | | | C101 | PEG_RX15+ | PCI Express differential receive pairs 15 | 1 | N/A | | C102 | PEG_RX15- | PCI Express differential receive pairs 15 | 1 | N/A | | C103 | GND | Ground | GND | | | C104 | VCC_12V | Primary wide power input | PWR | | | C105 | VCC_12V | Primary wide power input | PWR | | | C106 | VCC_12V | Primary wide power input | PWR | | | C107 | VCC_12V | Primary wide power input | PWR | | | C108 | VCC_12V | Primary wide power input | PWR | | | C109 | VCC_12V | Primary wide power input | PWR | | | | | | | | Table 12: COM Express™ Connector Pin Assignment (continued) | Pin | Pin-Signal | Description | Туре | Remark | |-----|--------------------|--------------------------------------------------|------|------------------| | D1 | GND(FIXED) | Ground | GND | | | D2 | GND | Ground | GND | | | D3 | USB_SSTX0- | SuperSpeed USB3.1 differential transmit pairs 0 | 0 | | | D4 | USB_SSTX0+ | SuperSpeed USB3.1 differential transmit pairs 0 | 0 | | | D5 | GND | Ground | GND | | | D6 | USB_SSTX1- | SuperSpeed USB3.1 differential transmit pairs 1 | 0 | | | D7 | USB_SSTX1+ | SuperSpeed USB3.1 differential transmit pairs 1 | 0 | | | D8 | GND | Ground | GND | | | D9 | USB_SSTX2- | SuperSpeed USB3.1 differential transmit pairs 2 | 0 | N/A | | D10 | USB_SSTX2+ | SuperSpeed USB3.1 differential transmit pairs 2 | 0 | N/A | | D11 | GND(FIXED) | Ground | GND | | | D12 | USB_SSTX3- | SuperSpeed USB3.1 differential transmit pairs 3 | 0 | N/A | | D13 | USB_SSTX3+ | SuperSpeed USB3.1 differential transmit pairs 3 | 0 | N/A | | D14 | GND | Ground | GND | | | D15 | DDI1_CTRLCLK_AUX+ | DDI1_CTRLCLK_AUX+ signal DP AUX, HDMI DVI CLK | Ю | | | D16 | DDI1_CTRLDATA_AUX- | DDI1_CTRLDATA_AUX- signal DP AUX, HDMI DVI DATA | Ю | | | D17 | RSVD18 | Reserved | NC | N/A | | D18 | RSVD18 | Reserved | NC | N/A | | D19 | PCIE_TX6+ | PCI Express differential transmit pairs 6 | 0 | | | D20 | PCIE_TX6- | PCI Express differential transmit pairs 6 | 0 | | | D21 | GND(FIXED) | Ground | GND | | | D22 | PCIE_TX7+ | PCI Express differential transmit pairs 7 | 0 | | | D23 | PCIE_TX7- | PCI Express differential transmit pairs 7 | 0 | | | D24 | (RSVD) SER1_RTS# | Serial port 1 Request To Send | 0 | TQ-flexiCFG | | D25 | (RSVD) SER1_CTS# | Serial port 1 Clear To Send | I PU | TQ-flexiCFG | | D26 | DDI1_PAIR0+ | DDI1 DP / HDMI / DVI differential pairs 0 | 0 | | | D27 | DDI1_PAIR0- | DDI1 DP / HDMI / DVI differential pairs 0 | 0 | | | D28 | RSVD18 | Reserved | NC | N/A | | D29 | DDI1_PAIR1+ | DDI1 DP / HDMI / DVI differential pairs 1 | 0 | | | D30 | DDI1_PAIR1- | DDI1 DP / HDMI / DVI differential pairs 1 | 0 | | | D31 | GND(FIXED) | Ground | GND | | | D32 | DDI1_PAIR2+ | DDI1 DP / HDMI / DVI differential pairs 2 | 0 | | | D33 | DDI1_PAIR2- | DDI1 DP / HDMI / DVI differential pairs 2 | 0 | | | D34 | DDI1_DDC_AUX_SEL | Selects the function of DDI1_CTRLxAUX+/- Signals | I PD | | | D35 | RSVD18 | Reserved | NC | N/A | | D36 | DDI1_PAIR3+ | DDI1 DP / HDMI / DVI differential pairs 3 | 0 | | | D37 | DDI1_PAIR3- | DDI1 DP / HDMI / DVI differential pairs 3 | 0 | | | D38 | RSVD18 | Reserved | NC | N/A | | D39 | DDI2_PAIR0+ | DDI2 DP / HDMI / DVI differential pairs 0 | 0 | | | D40 | DDI2_PAIR0- | DDI2 DP / HDMI / DVI differential pairs 0 | 0 | | | D41 | GND(FIXED) | Ground | GND | | | D42 | DDI2_PAIR1+ | DDI2 DP / HDMI / DVI differential pairs 1 | 0 | | | D43 | DDI2_PAIR1- | DDI2 DP / HDMI / DVI differential pairs 1 | 0 | | | D44 | DDI2_HPD | DDI2 Detection of Hot Plug | IPD | | | D45 | RSVD18 | Reserved | NC | N/A | | D46 | DDI2_PAIR2+ | DDI2 DP / HDMI / DVI differential pairs 2 | 0 | | | D47 | DDI2_PAIR2- | DDI2 DP / HDMI / DVI differential pairs 2 | 0 | | | D48 | RSVD18 | Reserved | NC | N/A | | D49 | DDI2_PAIR3+ | DDI2 DP / HDMI / DVI differential pairs 3 | 0 | | | D50 | DDI2_PAIR3- | DDI2 DP / HDMI / DVI differential pairs 3 | 0 | | | D51 | GND(FIXED) | Ground | GND | | | D52 | PEG_TX0+ | PCI Express differential transmit pairs 0 | 0 | Optional (PCIE4) | | D53 | PEG_TX0- | PCI Express differential transmit pairs 0 | 0 | Optional (PCIE4) | | D54 | PEG_LANE_RV# | PCI Express Graphics lane reversal input strap | 1 | N/A | | D55 | PEG_TX1+ | PCI Express differential transmit pairs 1 | 0 | Optional (PCIE5) | | | | | | | Table 12: COM Express™ Connector Pin Assignment (continued) | DS6 PRG_TXT+ PCI Express differential transmit pairs 1 O_Optional (PCES) DF7 TYPE28 Type 2 Module indication (GND) O DS8 PEG_TX2+ PCI Express differential transmit pairs 2 O N/A DS9 PEG_TX2+ PCI Express differential transmit pairs 2 O N/A DS0 GRDMPREDIO GROUND GROUND GROUND GROUND DS1 PEG_TX3+ PCI Express differential transmit pairs 3 O N/A DS2 PEG_TX3+ PCI Express differential transmit pairs 3 O N/A DS3 (RSVD) IZC USRE PCS_CSL (Reserved) Optional: IZC for USB N.C C D65 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D66 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D67 SRD PCI Express differential transmit pairs 5 O N/A D67 PEG_TX4+ PCI Express differential transmit pairs 5 O N/A D67 PEG_TX4- PCI Express differential transmit | Pin | Pin-Signal | Description | Туре | Remark | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|---------------------------------------------------|------|------------------| | DSB PEG_TX2+ PCI Express differential transmit pairs 2 O N/A DSP PEG_TX2- PCI Express differential transmit pairs 3 O N/A D60 GNDFFKED) Ground GND D61 PEG_TX3+ PCI Express differential transmit pairs 3 O N/A D62 PEG_TX3+ PCI Express differential transmit pairs 3 O N/A D63 (RSVD) EX_USE_PCS_CSAL (Reserved) Optional: EX_C for USB NC D64 (RSVD) EX_USE_PCS_SAL (Reserved) Optional: EX_C for USB NC D65 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D65 PEG_TX4- PCI Express differential transmit pairs 5 O N/A D66 PEG_TX4- PCI Express differential transmit pairs 5 O N/A D67 GND Ground GND GND D70 GADPEKED) Ground GND GND D71 PEG_TX4- PCI Express differential transmit pairs 6 O N/A D72 PEG_TX4- | D56 | PEG_TX1- | PCI Express differential transmit pairs 1 | 0 | Optional (PCIE5) | | PSG TX2 | D57 | TYPE2# | Type 2 Module indication (GND) | 0 | | | BOB | D58 | PEG_TX2+ | PCI Express differential transmit pairs 2 | 0 | N/A | | D61 PEG_TX3- PCI Express differential transmit pairs 3 O N/A D62 PEG_TX3- PCI Express differential transmit pairs 3 O N/A D63 (RSVD) IZC_USB_PDC_SCL Reserved Optional: IZC for USB NC D65 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D66 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D67 GND Ground GND C D68 PEG_TX4+ PCI Express differential transmit pairs 5 O N/A D69 PEG_TX5- PCI Express differential transmit pairs 5 O N/A D70 GND(RNED) Ground GND GND D71 PEG_TX5- PCI Express differential transmit pairs 5 O N/A D71 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D71 PEG_TX6- PCI Express differential transmit pairs 7 O N/A D72 PEG_TX6- PCI Express differential transmit pairs 7 O N/A <td>D59</td> <td>PEG_TX2-</td> <td>PCI Express differential transmit pairs 2</td> <td>0</td> <td>N/A</td> | D59 | PEG_TX2- | PCI Express differential transmit pairs 2 | 0 | N/A | | DEC PEG TX3 | D60 | GND(FIXED) | Ground | GND | | | D63 | D61 | PEG_TX3+ | PCI Express differential transmit pairs 3 | 0 | N/A | | D654 | D62 | PEG_TX3- | · | 0 | N/A | | D65 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D66 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D67 GND GND GND D68 PEG_TX5+ PCI Express differential transmit pairs 5 O N/A D69 PEG_TX5+ PCI Express differential transmit pairs 5 O N/A D70 GND(FIXED) Ground GND GND D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D73 GND Ground GND GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D75 PEG_TX8- PCI Express differential transmit pairs 8 O O Optional (PCIE6) D79 PEG_TX8- PCI Express differential transmit pairs 8 O O Optional (PCIE6) | D63 | (RSVD) I2C_USBC_PDC_SCL | (Reserved) Optional: I2C for USB | NC | | | D65 PEG_TX4+ PCI Express differential transmit pairs 4 O N/A D67 GND Ground GND D68 PEG_TX5+ PCI Express differential transmit pairs 5 O N/A D99 PEG_TX5- PCI Express differential transmit pairs 5 O N/A D70 GND(FKED) Ground GND D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D72 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D73 GND Ground GND GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D77 (RSVD18) LZ_USEC_PDC_INT4 (Reserved) Optional: IZC for USB N/C N/C D79 PEG_TX8- PCI Express differential transmit pairs 8 O O Optional (PCIE6) D7 | D64 | (RSVD) I2C_USB_PDC_SDA | (Reserved) Optional: I2C for USB | NC | | | D65 | D65 | PEG_TX4+ | PCI Express differential transmit pairs 4 | 0 | N/A | | D67 CND GND GND D68 PEG_TX5+ PCI Express differential transmit pairs 5 O N/A D70 GND(FIXED) Ground GND D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D72 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D73 GND Ground GND GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND Ground GND GND D77 (RSVD18)12C_USBC_PDC_INTP Reserved Optional: PCC for USB N/C N/A D78 PEG_TX8+ PCI Express differential transmit pairs 8 O O Optional (PCIE6) D78 PEG_TX8+ PCI Express differential transmit pairs 8 O O Optional (PCIE6) D80 GND(FIX | D66 | PEG_TX4- | | 0 | N/A | | D69 PEG_TXS- PCI Express differential transmit pairs 5 O N/A D70 GND(PIXED) Ground GND D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D72 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D73 GND GND GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND GND GND GND D77 (RSVD18) I2C_USBC_PDC_INT# (Reserved) Optional: I2C for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O O Optional (PCIE6) D80 GND(PIXED) Ground GND GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O O Optional (PCIE7) D83 RSVD18< | D67 | GND | | GND | | | D69 PEG_TXS- PCI Express differential transmit pairs 5 O N/A D70 GND(PIXED) Ground GND D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D72 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D73 GND GND GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND GND GND GND D77 (RSVD18) I2C_USBC_PDC_INT# (Reserved) Optional: I2C for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O O Optional (PCIE6) D80 GND(PIXED) Ground GND GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O O Optional (PCIE7) D83 RSVD18< | D68 | PEG_TX5+ | PCI Express differential transmit pairs 5 | 0 | N/A | | D71 PEG_TX6+ PCI Express differential transmit pairs 6 O N/A D72 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D73 GND GND GND D74 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND GND GND GND D77 (RSVD18) I2C_USBC_PDC_INT# Reserved) Optional: I2C for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D80 GND(FIXED) Ground GND GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND Ground GND D85 PEG_TX10- PCI Express differential tran | D69 | PEG_TX5- | · | 0 | N/A | | D72 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D73 GND Ground GND GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND GND GND GND D77 (RSVD18) LZ_USBC_PDC_INT# Reserved) Optional: IZC for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D80 GND(FKED) Ground GND O Optional (PCIE7) D81 PEG_TX9+ PCI Express differential transmit pairs 9 O O Optional (PCIE7) D82 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D83 RSVD18 Reserved NC | D70 | GND(FIXED) | Ground | GND | | | D72 PEG_TX6- PCI Express differential transmit pairs 6 O N/A D73 GND Ground GND GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND GND GND GND D77 (RSVD18) LZ_USBC_PDC_INT# Reserved) Optional: IZC for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D80 GND(FKED) Ground GND O Optional (PCIE7) D81 PEG_TX9+ PCI Express differential transmit pairs 9 O O Optional (PCIE7) D82 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D83 RSVD18 Reserved NC | D71 | PEG_TX6+ | PCI Express differential transmit pairs 6 | 0 | N/A | | D73 GND Ground GND D74 PEG_TX7+ PCI Express differential transmit pairs 7 O N/A D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND GND GND GND D77 (RSVD18) IZC_USBC_PDC_INT# (Reserved) Optional: I2C for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX8- PCI Express differential transmit pairs 8 O Optional (PCIE6) D80 GND(FIXED) Ground GND GND B81 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A MA GND Ground GND D84 GND Ground GND D85 PEG_TX10- PCI Express differential transmit pairs 10 O | D72 | PEG TX6- | | 0 | N/A | | D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND Ground GND D77 (RSVD18) IZC_USBC_DDC_INT# (Reserved) Optional: IZC for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX8- PCI Express differential transmit pairs 8 O Optional (PCIE6) D80 GND(FIXED) Ground GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A AMD Ground GND GND B84 GND Ground GND B85 PEG_TX10- PCI Express differential transmit pairs 10 O N/A B86 PEG_TX11- PCI Express differential transmit pairs 11 O N/A B89 PEG_TX11- PCI Express differential transmit pairs 12 | D73 | | | GND | | | D75 PEG_TX7- PCI Express differential transmit pairs 7 O N/A D76 GND Ground GND D77 (RSVD18) IZC_USBC_DDC_INT# (Reserved) Optional: IZC for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX8- PCI Express differential transmit pairs 8 O Optional (PCIE6) D80 GND(FIXED) Ground GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A AMD Ground GND GND B84 GND Ground GND B85 PEG_TX10- PCI Express differential transmit pairs 10 O N/A B86 PEG_TX11- PCI Express differential transmit pairs 11 O N/A B89 PEG_TX11- PCI Express differential transmit pairs 12 | D74 | PEG_TX7+ | PCI Express differential transmit pairs 7 | 0 | N/A | | D76 GND Ground GND D77 (RSVD18) I2C_USBC_PDC_INT# (Reserved) Optional: I2C for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 0 Optional (PCIE6) D79 PEG_TX8- PCI Express differential transmit pairs 8 0 Optional (PCIE6) D80 GND(FIXED) Ground GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 0 Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 0 Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND Ground GND GND D85 PEG_TX10- PCI Express differential transmit pairs 10 0 N/A D86 PEG_TX10- PCI Express differential transmit pairs 11 0 N/A D87 GND Ground GND GND D88 PEG_TX11- PCI Express differential transmit pairs 11 0 N/A D89 PEG_TX11- PCI | D75 | PEG TX7- | | 0 | N/A | | D77 (RSVD18) I2C_USBC_PDC_INT# (Reserved) Optional: I2C for USB NC D78 PEG_TX8+ PCI Express differential transmit pairs 8 0 Optional (PCIE6) D79 PEG_TX8+ PCI Express differential transmit pairs 8 0 Optional (PCIE6) D80 GND(FIXED) Ground GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 0 Optional (PCIE7) D82 PEG_TX9+ PCI Express differential transmit pairs 9 0 Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND Ground GND D85 PEG_TX10+ PCI Express differential transmit pairs 10 0 N/A D86 PEG_TX10- PCI Express differential transmit pairs 11 0 N/A D87 GND Ground GND GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 0 N/A D89 GND(FIXED) Ground GND D99 GND(FIXED) Ground | | GND | | GND | | | D78 PEG_TX8+ PCI Express differential transmit pairs 8 O Optional (PCIE6) D79 PEG_TX8- PCI Express differential transmit pairs 8 O Optional (PCIE6) D80 GND(FIXED) Ground GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND Ground GND D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 12 O N/A D90 QND(FIXED) Ground GND GND D91 PEG_TX12- </td <td></td> <td>(RSVD18) I2C USBC PDC INT#</td> <td>(Reserved) Optional: I2C for USB</td> <td>NC</td> <td></td> | | (RSVD18) I2C USBC PDC INT# | (Reserved) Optional: I2C for USB | NC | | | D79 PEG_TX8- PCI Express differential transmit pairs 8 O Optional (PCIE6) D80 GND(FIXED) Ground GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND Ground GND O D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND GND D91 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D92 PEG | | | | | Optional (PCIE6) | | D80 GND(FIXED) Ground GND D81 PEG_TX9+ PCI Express differential transmit pairs 9 O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND GND GND GND D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A ON/A D87 GND Ground GND GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND D91 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 13 O N/A D93 GND Ground GND D94 PEG_TX13- | | _ | | | • | | D81 PEG_TX9+ PCI Express differential transmit pairs 9 O Optional (PCIE7) D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND Ground GND D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 1 | | | · | GND | | | D82 PEG_TX9- PCI Express differential transmit pairs 9 O Optional (PCIE7) D83 RSVD18 Reserved NC N/A D84 GND Ground GND D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND O N/A D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 13 O N/A D93 GND Ground GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX14- PCI Express differential t | | , | | | Optional (PCIE7) | | D83 RSVD18 Reserved NC N/A D84 GND Ground GND D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D94 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 14 O N/A D96 GND G | | _ | · | | • | | D84 GND Ground GND D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND O N/A D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND D97 RSVD18 Reserved I/O < | | | | | | | D85 PEG_TX10+ PCI Express differential transmit pairs 10 O N/A D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND D97 RSVD18 Reserved I/O TQ-flexicFG D98 PEG_TX14+ PCI Express differential t | | | | | • | | D86 PEG_TX10- PCI Express differential transmit pairs 10 O N/A D87 GND Ground GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND GND D94 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground | | | | | N/A | | D87 GND Ground GND D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D91 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 13 O N/A D93 GND Ground GND O N/A D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND TO-flexiCFG D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14+ PCI Express differential transmit pairs 14 O N/A D100 GND( | | | <del> </del> | 0 | N/A | | D88 PEG_TX11+ PCI Express differential transmit pairs 11 O N/A D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14+ PCI Express differential transmit pairs 14 O N/A D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND D101 PEG_TX15- PCI Express differential transmit pairs 15 <td< td=""><td></td><td></td><td><del> </del></td><td>GND</td><td></td></td<> | | | <del> </del> | GND | | | D89 PEG_TX11- PCI Express differential transmit pairs 11 O N/A D90 GND(FIXED) Ground GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND GND D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14+ PCI Express differential transmit pairs 14 O N/A D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND D101 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pai | | | PCI Express differential transmit pairs 11 | | N/A | | D90 GND(FIXED) Ground GND D91 PEG_TX12+ PCI Express differential transmit pairs 12 O N/A D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND GND D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14+ PCI Express differential transmit pairs 14 O N/A D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND D101 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND GND | | | <del> </del> | 0 | N/A | | D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14+ PCI Express differential transmit pairs 14 O N/A D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND O N/A D101 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR | D90 | _ | | GND | | | D92 PEG_TX12- PCI Express differential transmit pairs 12 O N/A D93 GND Ground GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14+ PCI Express differential transmit pairs 14 O N/A D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND O N/A D101 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR | | , | PCI Express differential transmit pairs 12 | | N/A | | D93 GND Ground GND D94 PEG_TX13+ PCI Express differential transmit pairs 13 O N/A D95 PEG_TX13- PCI Express differential transmit pairs 13 O N/A D96 GND Ground GND D97 RSVD18 Reserved I/O TQ-flexiCFG D98 PEG_TX14+ PCI Express differential transmit pairs 14 O N/A D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND O N/A D101 PEG_TX15+ PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 < | | | · | 0 | N/A | | D94PEG_TX13+PCI Express differential transmit pairs 13ON/AD95PEG_TX13-PCI Express differential transmit pairs 13ON/AD96GNDGroundGNDD97RSVD18ReservedI/OTQ-flexiCFGD98PEG_TX14+PCI Express differential transmit pairs 14ON/AD99PEG_TX14-PCI Express differential transmit pairs 14ON/AD100GND(FIXED)GroundGNDD101PEG_TX15+PCI Express differential transmit pairs 15ON/AD102PEG_TX15-PCI Express differential transmit pairs 15ON/AD103GNDGroundGNDD104VCC_12VPrimary wide power inputPWRD105VCC_12VPrimary wide power inputPWRD106VCC_12VPrimary wide power inputPWRD107VCC_12VPrimary wide power inputPWRD108VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWR | | | · | | | | D95PEG_TX13-PCI Express differential transmit pairs 13ON/AD96GNDGroundGNDD97RSVD18ReservedI/OTQ-flexiCFGD98PEG_TX14+PCI Express differential transmit pairs 14ON/AD99PEG_TX14-PCI Express differential transmit pairs 14ON/AD100GND(FIXED)GroundGNDD101PEG_TX15+PCI Express differential transmit pairs 15ON/AD102PEG_TX15-PCI Express differential transmit pairs 15ON/AD103GNDGroundGNDD104VCC_12VPrimary wide power inputPWRD105VCC_12VPrimary wide power inputPWRD106VCC_12VPrimary wide power inputPWRD107VCC_12VPrimary wide power inputPWRD108VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWR | | | | | N/A | | D96GNDGroundGNDD97RSVD18ReservedI/OTQ-flexiCFGD98PEG_TX14+PCI Express differential transmit pairs 14ON/AD99PEG_TX14-PCI Express differential transmit pairs 14ON/AD100GND(FIXED)GroundGNDD101PEG_TX15+PCI Express differential transmit pairs 15ON/AD102PEG_TX15-PCI Express differential transmit pairs 15ON/AD103GNDGroundGNDD104VCC_12VPrimary wide power inputPWRD105VCC_12VPrimary wide power inputPWRD106VCC_12VPrimary wide power inputPWRD107VCC_12VPrimary wide power inputPWRD108VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWR | | _ | | | | | D98PEG_TX14+PCI Express differential transmit pairs 14ON/AD99PEG_TX14-PCI Express differential transmit pairs 14ON/AD100GND(FIXED)GroundGNDD101PEG_TX15+PCI Express differential transmit pairs 15ON/AD102PEG_TX15-PCI Express differential transmit pairs 15ON/AD103GNDGroundGNDD104VCC_12VPrimary wide power inputPWRD105VCC_12VPrimary wide power inputPWRD106VCC_12VPrimary wide power inputPWRD107VCC_12VPrimary wide power inputPWRD108VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWRD109VCC_12VPrimary wide power inputPWR | | _ | Ground | GND | | | D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND D101 PEG_TX15+ PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | D97 | RSVD18 | Reserved | I/O | TQ-flexiCFG | | D99 PEG_TX14- PCI Express differential transmit pairs 14 O N/A D100 GND(FIXED) Ground GND D101 PEG_TX15+ PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | D98 | PEG TX14+ | PCI Express differential transmit pairs 14 | 0 | N/A | | D100 GND(FIXED) Ground GND D101 PEG_TX15+ PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | | | 0 | N/A | | D101 PEG_TX15+ PCI Express differential transmit pairs 15 O N/A D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND GND GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | D100 | | | GND | | | D102 PEG_TX15- PCI Express differential transmit pairs 15 O N/A D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | | | | N/A | | D103 GND Ground GND D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | _ | | | | | D104 VCC_12V Primary wide power input PWR D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | | <del> </del> | | | | D105 VCC_12V Primary wide power input PWR D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | | | | | | D106 VCC_12V Primary wide power input PWR D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | | <del>, , , , , , , , , , , , , , , , , , , </del> | | | | D107 VCC_12V Primary wide power input PWR D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | | , , , | | | | D108 VCC_12V Primary wide power input PWR D109 VCC_12V Primary wide power input PWR | | | | | | | D109 VCC_12V Primary wide power input PWR | | _ | | | | | | | _ | · · · · · · · · · · · · · · · · · · · | | | | | D110 | GND(FIXED) | Ground | GND | | # 4. MECHANICS # 4.1 TQMxE40C1 Dimensions The TQMxE40C1 has dimensions of 95 mm $\times$ 95 mm ( $\pm$ 0.2 mm). The following illustration shows the three-sided drawing of the TQMxE40C1: Illustration 3: Three-sided drawing of the TQMxE40C1 (dimensions in mm) The following illustration shows the bottom view of the TQMxE40C1: Illustration 4: Bottom view drawing of the TQMxE40C1 ## 4.2 Heat Spreader The TQMxE40C1 supports one heat spreader. TQMxE40C1-HSP-AA: Heat spreader for TQMxE40C1 according to the COM Express™ specification (13 mm ±0.2 mm, including PCB). The following illustration shows the TQMxE40C1 component placement. Illustration 5: TQMxE40C1 Component Placement Top If a special cooling solution has to be implemented an extensive thermal design analysis and verification has to be performed. TQ-Systems GmbH offers thermal analysis and simulation as a service. The White Paper "Heat Spreader Mounting Instruction" provides information how to mount the heat spreader. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for more details about 2D/3D Step models. # 4.3 Mechanical and Thermal Considerations The TQMxE40C1 is designed to operate within a wide range of thermal environments. An important factor for each system integration is the thermal design. The heat spreader acts as a thermal coupling device to the TQMxE40C1. Therefore, the heat spreader is thermally coupled with the CPU: It ensures an optimal heat transfer from the TQMxE40C1 to the heat spreader. The heat spreader itself is not a suitable heat sink! System designers can implement passive and active cooling systems using the thermal connection to the heat spreader. # **Attention: Thermal Considerations** Do not operate the TQMxE40C1 without properly attached heat spreader and heat sink! The heat spreader is not a sufficient heat sink! If a special cooling solution has to be implemented an extensive thermal design analysis and verification has to be performed. TQ-Systems GmbH offers thermal analysis and simulation as a service. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for more information about the thermal configuration. # 4.4 Protection against External Effects The TQMxE40C1 itself is not protected against dust, external impact and contact (IP00). Adequate protection has to be guaranteed by the surrounding system and carrier board. To support applications in harsh environment, conformal coating can be offered as custom specific add-on. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further details. # 4.5 Label placement Table 11: Labels on TQME40C1 | Label | Content | |-------|--------------------------------| | AK1 | MAC address | | AK2 | TQMxE40C1 version and revision | | AK3 | License label | Illustration 6: Label Placement ## 5. SOFTWARE #### 5.1 System Resources #### 5.1.1 I<sup>2</sup>C Bus Devices The TQMxE40C1 provides a general purpose $I^2C$ port via a dedicated LPC to $I^2C$ controller in the TQ-flexiCFG block. The following table shows the $I^2C$ address mapping for the COM Express<sup>TM</sup> $I^2C$ port. Table 12: I<sup>2</sup>C Address Mapping COM Express™ I<sup>2</sup>C Port | 8-bit Address | Function | Remark | |---------------|-------------------------|---------------------------------------------| | 0xA0 | TQMxE40C1 Module EEPROM | - | | 0×AE | Carrier board EEPROM | Embedded EEPROM configuration not supported | #### 5.1.2 SMBus Devices The TQMxE40C1 provides a System Management Bus (SMBus). There are no SMBus devices on the TQMxE40C1. ## 5.1.3 Memory Mapping The TQMxE40C1 supports the standard PC system memory and I/O memory map. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further information about the memory map. # 5.1.4 Interrupt Mapping The TQMxE40C1 supports the standard PC Interrupt routing. The integrated legacy devices (COM1, COM2) can be configured via the BIOS to different IRQs. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further information about the Interrupt configuration. ## 5.2 Operating Systems # 5.2.1 Supported Operating Systems The TQMxE40C1 supports several Operating Systems: - Microsoft® Windows® 10 RS5 (64-bit) OS - Linux (i.e. Yocto) Other Operating Systems are supported on request. Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further information about supported Operating Systems. #### 5.2.2 Driver Download The TQMxE40C1 is well supported by the Standard Operating Systems, which already include most of the drivers required. It is recommended to use the latest Intel® drivers to optimize performance and make use of the full TQMxE40C1 feature set. Please contact <a href="mailto:support@tg-group.com">support@tg-group.com</a> for further driver download assistance. # 5.3 TQ-Systems Embedded Application Programming Interface (EAPI) The TQ-Systems Embedded Application Programming Interface (EAPI) is a driver package to access and control hardware resources on all TQ-Systems COM Express™ modules. The TQ-Systems EAPI is compatible with the PICMG<sup>®</sup> specification. ## 5.4 Software Tools Please contact <a href="mailto:support@tq-group.com">support@tq-group.com</a> for further information about available software tools. ## 6. BIOS The TQMxE40C1 uses a 64 bit uEFI BIOS. To access the InsydeH2O BIOS Front Page, the button <ESC> has to be pressed after System Power-Up during POST phase. If the button is successfully pressed, you will get to the BIOS front page, which shows the main menu items. For Help Dialog please press <F1>. Illustration 7: InsydeH2O BIOS Front Page ## 6.1 Continue Boot Process Continue boot process the same way if <ESC> was not be pressed. ## 6.2 Boot Manager Choose between possible Boot Options. If system is in UEFI Boot Mode one Boot Option will be "Internal EFI Shell". You can go back to "Boot Manager" by entering command "exit" and press <ENTER>. # 6.3 Device Manager # 6.3.1 Driver Health Manager List all the Driver Health instances to manage. ## 6.3.2 Network Device List Select the network device according the MAC address. ## 6.4 Boot From File Boot from a specific mass storage device where a boot file is stored. # 6.5 Administer Secure Boot Enable and configure Secure Boot mode. This option can be also used to integrate PK, KEK, DB and DBx. Note: Secure Boot This option should only be used by advanced users. #### 6.6 Setup Utility A basic setup of the board can be done by Insyde Software Corp. "Insyde Setup Utility" stored inside an on-board SPI flash. To get access to InsydeH2O Setup Utility the button <ESC> has to be pressed after System Power Up during POST phase. If the button successfully pressed can be seen by sentence "ESC is pressed. Go to boot options" shown below the boot logo. On the splash screen that will appear, select "Setup Utility". The left frame of each menu page show the option, which can be configured whereas the right frame shows the corresponding help. #### Key: | ↑ / ↓ | Navigate between setup items. | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\leftarrow$ / $\rightarrow$ | Navigate between setup screens (Main, Advanced, Security, Power, Boot and Exit). | | <f1></f1> | Show general help screen (Key Legend). | | <f5> / <f6></f6></f5> | In the Main screens this buttons allow to change between different languages.<br>Otherwise it allows to change the value of highlighted menu item. | | <enter></enter> | Press to display or change setup option listed for a certain menu or to display setup sub-screens. | | <f9></f9> | Press to load the setup default configuration of the board which cannot be changed by the user. This option has to be confirmed and saved by <f10> afterwards. Leaving the InsydeH2O Setup Utility will discard the changes.</f10> | | <f10></f10> | Press to save any changes made and exit setup utility by executing a restart. | | <esc></esc> | Press to leave the current screen or sub-screen and discard all changes. | #### 6.6.1 Main The Main screen shows details regarding the BIOS version, processor type, bus speed, memory configuration and further information. There are three options which can be configured. | Menu Item | Option | Description | |----------------------|---------------------------------------|--------------------------------------------------------| | Platform Information | See submenu | Shows some platform information. | | Language | English / Francais / Korean / Chinese | Configures the language of the InsydeH2O Setup Utility | | System Time | HH:MM:SS | Use to change the system time to the 24-hour format | | System Date | MM:DD:YYYY | Use to change the system date | | About this Software | See submenu | Shows Copyright © information of Insyde Software Corp. | #### 6.6.2 Advanced Use the right cursor to get from the main menu item to the advanced menu item. | Menu Item | Option | Description | |-----------------------------|-------------|----------------------------------------------------------------| | Boot Configuration | See submenu | Configures settings for Boot Phase | | USB Configuration | See submenu | Configure USB settings | | Chipset Configuration | See submenu | Configure Platform Trust Technology | | ACPI Table/Features Control | See submenu | Configure ACPI settings | | RC Advanced Menu | See submenu | Configure Reference Code Features/Settings | | SIO TQMx86 | See submenu | Configure CPLD UARTs, TQ Board specific configuration and LVDS | | Console Redirection | See submenu | Configure Console Redirection settings | | H2OUve Configuration | See submenu | Configure H2OUVE support | | SIO F81214E | See submenu | Configure UARTs of Fintek Super I/O F81214E | | NVM Express Information | See submenu | Shows NVMe information | ### 6.6.2.1.1 Boot Configuration ### Setup Utility Advanced Boot Configuration | Menu Item | Option | Description | |---------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------| | Numlock | On / Off | Allows to choose whether NumLock key at system boot must be turned On or Off | | Logo & SCU Resolution | Auto / 640 x 480 / 800 x 600 /<br>1024 x 768 | Configuration Logo & Setup Utility Resolution | | Rotate Screen | Disable /<br>90 degrees clockwise /<br>270 degrees clockwise | Enable/Disable Rotate Screen feature. Support 90 and 270 degrees clockwise. | | H2O Setup – IGD display<br>mode | Text Mode / Graphics Mode | Set the setup display mode for IGD. | | H2O Setup – PEG display<br>mode | Text Mode / Graphics Mode | Set the setup display mode for PEG. | ## 6.6.2.1.2 USB Configuration ### Setup Utility ⇒ Advanced ⇒ USB Configuration | Menu Item | Option | Description | |---------------------|--------------------|------------------------------------------------------------| | USB BIOS Support | Enabled / Disabled | USB keyboard/mouse/storage support under UEFI environment. | | Wake on USB from S5 | Enabled / Disabled | Enable/Disable Wake on USB from S5 state. | ## 6.6.2.1.3 Chipset Configuration ## Setup Utility Advanced Chipset Configuration | Menu Item | Option | Description | |---------------------------|--------------------|-------------------------------------------| | Platform Trust Technology | Enabled / Disabled | Enable/Disable Platform Trust Technology. | ### 6.6.2.1.4 ACPI Table/Features Control ### Setup Utility Advanced ACPI Table/Features Control | Menu Item | Option | Description | |----------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FACP – RTC S4 Wakeup | Enabled / Disabled | Value only for ACPI. Enable/Disable for S4 Wakeup from RTC. | | APIC – IO APIC Mode | Enabled / Disabled | This item is valid only for WIN2k and WINXP. Also, a fresh install of the OS must occur when APIC Mode is desired. Test the IO ACPI by setting item to Enable. The APIC Table will then be pointed to by the RSDT, the Local APIC will be initialized, and the proper enable bits will be set in ICH4M. | #### 6.6.2.1.5 RC Advanced Menu Setup Utility ⇒ Advanced ⇒ RC Advanced Menu | Menu Item | Option | Description | |--------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------| | ACPI Settings | See submenu | System ACPI parameters | | CPU Configuration | See submenu | CPU configuration parameters | | Power & Performance | See submenu | Power & Performance parameters | | Intel® Time Coordinated<br>Computing | See submenu | Intel® Time Coordinated Computing (Intel® TCC) options. This menu shows options and links needed for real time systems. | | Memory Configuration | See submenu | Memory configuration parameters | | System Agent (SA) Configuration | See submenu | System Agent (SA) parameters | | PCH-IO Configuration | See submenu | PCH parameters | | PCH-FW Configuration | See submenu | Configure Management Engine Technology parameters | | Thermal Configuration | See submenu | Configure Fan Speed control under OS and while booting | | Platform Settings | See submenu | Platform related settings | ## 6.6.2.1.6 ACPI Settings ## Setup Utility Advanced RC Advanced Menu ACPI Settings | Menu Item | Option | Description | |-----------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Enable ACPI Auto<br>Configuration | [ ]/[X] | Enables or disabled BIOS ACPI Auto Configuration | | Enable Hibernation | [ ]/[X] | Enables or disables system ability to Hibernate (OS/S4 Sleep State). This option may not be effective with some OSs. | | PTID Support | [ ]/[X] | PTID Support will be loaded if enabled. | | PECI Access Method | Direct I/O / ACPI | PECI Access Method is Direct I/O or ACPI. | | ACPI S3 support | Enabled / Disabled | Enable ACPI S3 support. | | Native PCIE Enable | Enabled / Disabled | Enable Native PCIE. | | Native ASPM | Auto / Enabled / Disabled | Enabled – OS controlled ASPM<br>Disabled – BIOS controlled ASPM | | BDAT ACPI Table Support | Enabled / Disabled | Enables support for the BDAT ACPI table | | Low Power SO Idle<br>Capability | Enabled / Disabled | This variable determines if ACPI Lower Power S0 Idle Capability is enabled (mutually exclusive with Smart connect). While this is enabled, it also disable 8254 timer for SLP_S0 support. | | SSDT table from file | Enabled / Disabled | SSDT table from file. | | PCI Delay Optimization | Enabled / Disabled | Experimental ACPI additions for FW latency optimizations. | | MSI enabled | Enabled / Disabled | When disabled, MSI support is disabled in FADT. | ## 6.6.2.1.7 CPU Configuration ## Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ CPU Configuration | Menu Item | Option | Description | |---------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU Flex Ratio Override | Enabled / Disabled | Enable/Disable CPU Flex Ratio programming. | | CPU Flex Ratio Settings | [X] | This value must be between Max Efficiency Ratio (LFM) and maximum non-turbo ratio set by Hardware (HFM). Note: Option just configurable when CPU Flex Ratio Override enabled. | | Hardware Prefetcher | Enabled / Disabled | To turn on/off the MLC streamer prefetcher. | | Adjacent Cache Line<br>Prefetch | Enabled / Disabled | To turn on/off prefetching of adjacent cache lines. | | Menu Item | Option | Description | |------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------| | Intel (VMX) Virtualization<br>Technology | Enabled / Disabled | When enabled, a VMM can utilize the additional hardware capabilities provided by Vanderpool Technology. | | Active Processor Cores | All / 1 / 2 / 3 | Number of cores to enable in each processor package. | | BIST | Enabled / Disabled | Enable/Disable BIST (Built-In Self Test) on reset. | | AES | Enabled / Disabled | Enable/Disable AES (Advanced Encryption Standard). | | Machine Check | Enabled / Disabled | Enable/Disable Machine Check. | | MonitorMWait | Enabled / Disabled | Enable/Disable MonitorMWait. | #### 6.6.2.1.8 Power & Performance Setup Utility Advanced RC Advanced Menu Power & Performance | Menu Item | Option | Description | |-----------------------------------|-------------|----------------------------------------| | CPU – Power Management<br>Control | See submenu | CPU – Power Management Control options | | GT – Power Management<br>Control | See submenu | GT – Power Management Control options | ## $\textit{Setup Utility} \Rightarrow \textit{Advanced} \Rightarrow \textit{RC Advanced Menu} \Rightarrow \textit{Power \& Performance} \Rightarrow \textit{CPU - Power Management Control}$ | Menu Item | Option | Description | |----------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Boot performance mode | Max Battery /<br>Max Non-Turbo Performance/<br>Turbo Performance | Select the performance state that the BIOS will set starting from reset vector. | | Intel® SpeedStep™ | Enabled / Disabled | Allows more than two frequency ranges to be supported. | | Race To Halt (RTH) | Enabled / Disabled | Enable/Disable Race To Halt feature. RTH will dynamically increase CPU frequency in order to enter pkg C-State faster to reduce overall power. RTH is controlled through MSR 1FC bit 20. | | Intel® Speed Shift<br>Technology | Enabled / Disabled | Enable/Disable Intel® Speed Shift Technology support. Enabling will expose the CPPC v3 interface to allow for hardware controlled P-states. | | HDC Control | Enabled / Disabled | This option allows HDC configuration. Disabled: Disable HDC Enabled: Can be enabled by OS if OS native support is available. | | Turbo Mode | Enabled / Disabled | Enable/Disable processor Turbo Mode (requires EMTTM enabled too). | | View/Configure Turbo Options | See submenu | View/Configure Turbo Options. | | Platform PL1 Enable | Enabled / Disabled | Enable/Disable Platform Power Limit 1 programming. If this option is enabled, it activates the PL1 value to be used by the processor to limit the average power of given time window. | | Platform PL2 Enable | Enabled / Disabled | Enable/Disable Platform Power Limit 2 programming. If this option is disabled, BIOS will program the default values for Platform Power Limit 2. | | Power limit 4 Override | Enabled / Disabled | Enable/Disable Power Limit 4 override. If this option is disabled, BIOS will leave the default values for Power Limit 4. | | C States | Enabled / Disabled | Enable/Disable CPU Power Management. Allows CPU to go to C states when it's not 100% utilized. | | Enhanced C-states | Enabled / Disabled | Enable/Disable C1E. When enabled, CPU will switch to minimum speed when all cores enter C-State. Note: Only shown when C States enabled. | | Menu Item | Option | Description | |----------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C-State Auto Demotion | C1 / Disabled | Configure C-State Auto Demotion. Note: Only shown when C States enabled. | | C-State Un-demotion | C1 / Disabled | Configure C-State Un-demotion. Note: Only shown when C States enabled. | | Package C-State Demotion | Enabled / Disabled | Package C-State Demotion. Note: Only shown when C States enabled. | | Package C-State Undemotion | Enabled / Disabled | Package C-State Un-demotion. Note: Only shown when C States enabled. | | CState Pre-Wake | Enabled / Disabled | Disable – Sets bit 30 of POWER_CTL MSR(0x1FC) to 1 to disable the Cstate Pre-Wake. Note: Only shown when C States enabled. | | IO MWAIT Redirection | Enabled / Disabled | When set, will map IO read instructions sent to IO registers PMG_IO_BASE_ADDRBASE+offset to MWAIT(offste). Note: Only shown when C States enabled. | | Package C State Limit | CO/C1 / C2 / C3 / C6 / C7 / C7S / C8 / C9 / C10 / Cpu Default / Auto | Maximum Package C-State Limit Setting. Cpu Default: Leaves to factory default value. Auto: Initializes to deepest available Package C-State Limit. Note: Only shown when C States enabled. | | Time Unit | 1 ns / 32 ns / 1024 ns / 32768 ns / 1048576 ns / 33554432 ns | Unit of measurement for IRTL value – bits [12:10] Note: Only shown when C States enabled. | | Latency | 0 – 1023 | Interrupt Response Time Limit value-bits [9:0] | | Thermal Monitor | Enabled Disabled | Enable/Disable Thermal Monitor. | | CPU Lock Configuration | See submenu | CPU Lock Configuration | Setup Utility ⇒ Advanced ⇒ RC Advanced Menu ⇒ Power & Performance ⇒ CPU – Power Management Control ⇒ View/Configure Turbo Options | Menu Item | Option | Description | |---------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Energy Efficient P-state | Enabled / Disabled | Enable/Disable Energy Efficient P-state feature. When set to 0, will disable access to ENERGY_PERFORMANCE_BIAS MSR and CPUID Function 6 ECX[3] will read 0 indicating no support for Energy Efficient policy setting. When set to 1 will enable access to ENERGY_PERFORMANCE BIAS MSR 1B0h and CPUID Function 6 ECX[3] will read 1 indicating Energy Efficient policy setting is supported. | | Package Power Limit MSR<br>Lock | Enabled / Disabled | Enable/Disable locking of Package Power Limit settings. When enabled, PACKAGE_POWR_LIMIT MSR will be locked and a reset will be required to unlock the register. | | Power Limit 1 Override | Enabled / Disabled | Enable/Disable Power Limit 1 override. If this option is disabled, BIOS will program the default values for Power Limit 1 and Power Limit 1 Time Window. | | Power Limit 1 | [X] | Power Limit 1 in milliwatt. BIOS will round to the nearest 1/8W when programming. 0 = no custom override. For 12.50 W, enter 12500. | | Menu Item | Option | Description | |-----------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Overclocking SKU: Value must be between Max and Min Power Limits (specified by PACKAGE_POWER_SKU_MSR). Other SKUs: This value must be between Min Power Limit and TDP Limit. If value is 0, BIOS will program TDP value. Note: Option only shown when Power Limit 1 enabled. | | Power Limit 1 Time Window | <x></x> | Power Limit 1 Time Window value in seconds. The value may vary from 0 to 128. 0 = default value (28 sec for Mobile and 8 sec for Desktop). Defines time window which TDP value should be maintained. Note: Option only shown when Power Limit 1 enabled. | | Power Limit 2 Override | Enabled / Disabled | Enable/Disable Power limit 2 override. If this option is disabled, BIOS will program the default values for Power Limit 2. | | Power Limit 2 | [X] | Power Limit 2 in milliwatt. BIOS will round to the nearest 1/8W when programming. If the value is 0, BIOS will program this value as 1.25*TDP. For 12.5 W, enter 12500. Processor applies control policies such that the package power does not exceed this limit. | | | | Note: Option only shown when Power Limit 2 enabled. | | 1-Core Ratio Limit Override | [X] | 1-Core Ratio Limit with range 0 to 83. The minimum range may vary between processors. This 1-Core Ratio Limit must be greater than or equal to 2-Core Ratio Limit, 3-Core Ratio Limit, 4-Core Ratio Limit | | 2-Core Ratio Limit Override | [X] | 2-Core Ratio Limit with range 0 to 83. The minimum range may vary between processors. This 2-Core Ratio Limit must be greater than or equal to 1-Core Ratio Limit. | | 3-Core Ratio Limit Override | [X] | 3-Core Ratio Limit with range 0 to 83. The minimum range may vary between processors. This 3-Core Ratio Limit must be greater than or equal to 1-Core Ratio Limit. | | 4-Core Ratio Limit Override | [X] | 4-Core Ratio Limit with range 0 to 83. The minimum range may vary between processors. This 4-Core Ratio Limit must be greater than or equal to 1-Core Ratio Limit. | | Energy Efficient Turbo | Enabled / Disabled | Enable/Disable Energy Efficient Turbo Feature. This feature will opportunistically lower the turbo frequency to increase efficiency. Recommended only to disable in overclocking situations where turbo frequency must remain constant. Otherwise, leave enabled. | Setup Utility ⇒ Advanced ⇒ RC Advanced Menu ⇒ Power & Performance ⇒ CPU – Power Management Control ⇒ CPU Lock Configuration | Menu Item | Option | Description | |-------------------|--------------------|------------------------------------------------------------------| | CFG Lock | Enabled / Disabled | Configure MSR 0xE2[15], CFG Lock bit | | Overclocking Lock | Enabled / Disabled | Enable/Disable Overclocking Lock (Bit 20) in FLEX_RATIO(194) MSR | ### Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ Power & Performance $\Rightarrow$ GT – Power management Control | Menu Item | Option | Description | |----------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | RC6(Render Standby) | Enabled / Disabled | Check to enable render standby support. | | Maximum GT frequency | Default Max Frequency /<br>X MHz | Maximum GT frequency limited by the user. Choose between 200 MHz (RPN) and 400 MHz (RP0). Value beyond the range will be clipped to min/max supported by SKU. | | Disable Turbo GT frequency | Enabled / Disabled | Enabled: Disables Turbo GT frequency<br>Disabled: GT frequency is not limited | ### 6.6.2.1.9 Intel® Time Coordinated Computing | Menu Item | Option | Description | |-----------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Intel® TCC Mode | Enabled / Disabled | Enable or Disable Intel® TCC mode. When enabled, this will modify system settings to improve real-time performance. The full list of settings and their current state are displayed below when Intel® TCC mode is enabled. | | IO Fabric Low Latency | Enabled / Disabled | Enable or Disable IO Fabric Low Latency. This will turn off some power management in the PCH IO fabrics. This option provides the most aggressive IO Fabric performance setting. S3 state is NOT supported. | | GT CLOS | Enabled / Disabled | Enable or Disable Graphics Technology(GT) Class of Service. Enable will reduce Gfx LLC allocation to minimize Impact of Gfx workload on LLC. | All other options are internal links to configurations which could impact to Time Coordinated Computing. ### 6.6.2.1.10 Memory Configuration Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ Memory Configuration | Menu Item | Option | Description | |-----------------|---------------------------|-----------------------------------------| | | Disabled / | 0 – Disabled | | REFRESH_2X_MODE | 1–Enabled for WARM or HOT | 1 – iMC enables 2xRef when Warm and Hot | | | 2- Enabled HOT only | 2 – iMC enables 2xRef when Hot | | In-Band ECC | Enabled / Disabled | Enable/Disable In-Band ECC | ### 6.6.2.1.11 System Agent (SA) Configuration Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ System Agent (SA) Configuration | Menu Item | Option | Description | |--------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------| | Graphics Configuration | See submenu | Graphics Configuration | | VT-d | Enabled / Disabled | VT-d capability | | X2APIC Opt Out | Enabled / Disabled | Enable/Disable X2APIC_OPT_OUT bit. | | DMA Control Guarantee | Enabled / Disabled | Enable/Disable DMA_CONTROL_GUARANTEE bit. | | IGD VTD Enable | Enabled / Disabled | Enable/Disable IGD VTD. | | IOP VTD Enable | Enabled / Disabled | Enable/Disable IOP VTD. | | GNA Device (B0:D8:F0) | Enabled / Disabled | Enable/Disable SA GNA Device. | | CRID Support | Enabled / Disabled | Enable/Disable SA CRID and TCSS CRID control for Intel SIPP. | | Above 4GB MMIO BIOS assignment | Enabled / Disabled | Enable/Disable above 4 GB MemoryMappedIO BIOS assignment. This is enabled automatically when Aperture Size is set to 2048 MB. | ## $\textit{Setup Utility} \Rightarrow \textit{Advanced} \Rightarrow \textit{RC Advanced Menu} \Rightarrow \textit{System Agent (SA) Configuration} \Rightarrow \textit{Graphics Configuration}$ | Menu Item | Option | Description | |---------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Skip Scanning of External<br>Gfx Card | Enabled / Disabled | If Enable, it will not scan for External Gfx Card on PEG and PCH PCIE Ports. | | Primary Display | Auto / IGD / PCIe | Select which of IGD or PCI Graphics device should be Primary Display. Or select HG for Hybrid Gfx. | | Internal Graphics | Auto / Enabled / Disabled | Keep IGFX enabled based on the setup options. | | GTT Size | 2MB / 4MB / 8MB | Select the GTT Size. | | Aperture Size | 128MB / 256MB / 512MB /<br>1024MB / 2048MB | Select the Aperture Size. Note: Above 4 GB MMIO BIOS assignment is automatically enabled when selecting 2048 MB aperture. To use this feature, please disable CSM support. | | Menu Item | Option | Description | |------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | PSMI SUPPORT | Enabled / Disabled | PSMI Enable/Disable | | DVMT Pre-Allocated | 64M / 96M / 128M / 160M /<br>192M / 224M / 256M / 288M /<br>320M / 352M / 384M / 416M /<br>448M / 480M / 512M | Select DVMT5.0 (Dynamic Video Memory Technology) Pre-Allocated (fixed) Graphics Memory size used by the Internal Graphic Device. | | DVMT Total Gfx Mem | 128M / 256M / MAX | Select the DVMT5.0 (Dynamic Video Memory Technology) Total Graphics Memory size used by the Internal Graphics Device. | | DiSM Size | 0GB / 1GB / 2GB / 3GB / 4GB /<br>5GB / 6GB / 7GB | DiSM Size for 2LM Sku. | | Intel Graphics Pei Display<br>Peim | Enabled / Disabled | Enable/Disable Pei (Early) Display. | | VDD Enable | Enabled / Disabled | Enable/Disable forcing of VDD in the BIOS. | | PM Support | Enabled / Disabled | Enable/Disable PM Support. | | PAVP Enable | Enabled / Disabled | Enable/Disable PAVP. | | Cdynmax Clamping Enable | Enabled / Disabled | Enable/Disable Cdynmax Clamping. | | Cd Clock Frequency | 307.2 MHz / 556.8 MHz / 652<br>MHz / Max CdClock freq<br>basen on Reference Clk | Select the highest Cd Clock frequency supported by the platform. | | Skip Full CD Clock Init | Enabled / Disabled | Enabled: Skip Full CD clock initialization.<br>Disabled: Initialize the full CD clock if not initialized by Gfx PEIM. | | LCD Control | See submenu | LCD Control options. | ## $\textit{Setup Utility} \Rightarrow \textit{Advanced} \Rightarrow \textit{RC Advanced Menu} \Rightarrow \textit{System Agent (SA) Configuration} \Rightarrow \textit{Graphics Configuration} \Rightarrow \textit{LCD Control}$ | Menu Item | Option | Description | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Primary IGFX Boot Display | VBIOS Default / EFP / LFP / EFP3 /<br>EFP2 / EFP4 | Select the Video Device which will be activated during POST. This has no effect if external graphics present. Secondary boot display selection will appear based on your selection. VGA modes will be supported only on primary display. | | LCD Panel Type | VBIOS Default / 640 × 480 LVDS / 800 × 600 LVDS / 1024 × 768 LVDS / 1280 × 1024 LVDS / 1400 × 1050 LVDS1 / 1400 × 1200 LVDS / 1366 × 768 LVDS / 1366 × 768 LVDS / 1920 × 1200 LVDS / 1440 × 900 LVDS / 1600 × 900 LVDS / 1280 × 800 LVDS / 1920 × 1080 LVDS / 1920 × 1080 LVDS / 1920 × 1080 LVDS / 1930 × 800 LVDS / 1940 × 800 LVDS / 1940 × 800 LVDS / 1940 × 1080 LVDS / 1940 × 1080 LVDS / | Select LCD panel used by Internal Graphics Device by selecting the appropriate setup item. | | Panel Scaling | Auto / Off / Force Scaling | Select the LCD panel scaling option used by the Internal Graphics Device. | | Backlight Control | PWM Inverted / PWM Normal | Back Light Control Setting. | ## 6.6.2.1.12 PCH-IO Configuration ## Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ PCH-IO Configuration | Menu Item | Option | Description | |--------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI Express Configuration | See submenu | PCI Express Configuration settings | | SATA configuration | See submenu | SATA Device Options settings | | USB Configuration | See submenu | USB Configuration settings | | Security Configuration | See submenu | Security Configuration settings | | HD Audio Configuration | See submenu | HD Audio subsystem configuration settings | | SCS Configuration | See submenu | Storage and Communication Subsystem (SCS) configuration | | PSE Configuration | See submenu | Programmable Service Engine (PSE) configuration | | TSN GBE Configuration | See submenu | Time Sensitive Network GBE configuration | | Wake on WLAN and BT<br>Enable | Enabled / Disabled | Enable/Disable PCI Express Wireless LAN and Bluetooth to wake the system. | | State After G3 | SO State / S5 State / Last State | Specify what state to go to when power is re-applied after a power failure (G3 state). | | Pcie PII SSC | Auto / X% / Disable | Pcie PII SSC percentage.<br>Auto – Keep HW default, no BIOS override<br>Range is 0.0% - 2.0% | | Flash Protection Range<br>Registers (FPRR) | Enabled / Disabled | Enable Flash Protection Range Registers. | | Global Reset Three Strike<br>Counter | Enabled / Disabled | Enable/Disable Three Strike Counter (if enabled, PMC will keep platform in S5 after 3 <sup>rd</sup> consecutive type7 global reset occurs during boot flow). | ## Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ PCH-IO Configuration $\Rightarrow$ PCI Express Configuration | Menu Item | Option | Description | |--------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | DMI Link ASPM Control | Disabled / L0s / L1 / L0xL1 /<br>Auto | The control of Active State Power Management of the DMI Link. | | Peer Memory Write Enable | Enabled / Disabled | Peer Memory Write enable/disable. | | Compliance Test Mode | Enabled / Disabled | Enable when using Compliance Load Board. | | PCle function swap | Enabled / Disabled | When disabled, prevents PCIE Root Port function swap. If any function other than $0^{\text{th}}$ is enabled, $0^{\text{th}}$ will become visible. | | PCIe EQ settings | See submenu | This form contains options for controlling PCle EQ process. | | PCI Express Root Port X | See submenu | Configuration of the corresponding PCI Express Root Port X. | ## Setup Utility Advanced RC Advanced Menu PCH-IO Configuration PCI Express Configuration PCIe EQ settings | Menu Item | Options | Description | |-------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | PCIe EQ override | [ ]/[X] | Choose your own PCIe EQ settings, only for users who have a thorough understanding of equalization process. | | PCIe EQ method | PCIe hardware EQ /<br>PCIe fixed EQ | Choose PCIe EQ method | | PCIe EQ mode | Use presets during EQ /<br>Use coefficients during EQ | Choose EQ mode. Preset mode – root port will use presets during EQ process Coefficient mode – root port will use coefficients during EQ process | | EQ PH1 downstream port transmitter preset | 0 – 10 | Choose the value of the preset that will be used during phase 1 of the equalization | | EQ PH1 upstream port transmitter preset | 0 – 10 | Choose the value of the preset that will be used during phase 1 of the equalization | | Menu Item | Options | Description | |-------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Enable EQ phase 2 local transmitter override | [ ]/[X] | EQ Phase 2 local transmitter override can be used to debug issues with PCI devices equalization | | EQ Phase 2 local transmitter override preset | 0 – 10 | Select preset which will be used during phase 2 of the PCle EQ process | | Number of presets of coefficients used during phase 3 | 0 – 11 | Select how many presets or coefficients will be used during phase 3 of EQ. Please note that you have to set all of the list entries to valid values. The interpretation of this field depends on PCIe EQ mode. | | Prese X | 0 – 63 | Choose the target preset value. | ## Setup Utility ⇒ Advanced ⇒ RC Advanced Menu ⇒ PCH-IO Configuration ⇒ PCI Express Configuration ⇒ PCI Express Root Port X | Menu Item | Options | Description | |--------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI Express Root Port X | Enabled / Disabled | Control the PCI Express Root Port. | | Connection Type | Built-in / Slot | Built-In: a built-in device is connected to this rootport. SlotImplemented bit will be clear. Slot: this rootport connects to user-accessible slot. SlotImplemented bit | | | | will be set. | | ASPM | Disabled / L0s / L1 / L0sL1 /<br>Auto | PCI Express Active State Power Management settings. | | L1 Substates | Disabled / L1.1 / L1.1 & L1.2 | PCI Express L1 Substates settings. | | ACS | Enabled / Disabled | Enable or disable Access Control Services Extended Capability. | | PTM | Enabled / Disabled | Enable or disable Precision Time Measurement. | | DPC | Enabled / Disabled | Enable or disable Downstream Port Containment. | | EDPC | Enabled / Disabled | Enable or disable Rootport extensions for Downstream Port<br>Containment. | | URR | Enabled / Disabled | PCI Express Unsupported Request Reporting enable/disable. | | FER | Enabled / Disabled | PCI Express Device Fatal Error Reporting enable/disable. | | NFER | Enabled / Disabled | PCI Express Device Non-Fatal Error Reporting enable/disable. | | CER | Enabled / Disabled | PCI Express Device Correctable Error Reporting enable/disable. | | SEFE | Enabled / Disabled | Root PCI Express System Error on Fatal Error enable/disable. | | SENFE | Enabled / Disabled | Root PCI Express System Error on Non-Fatal Error enable/disable. | | SECE | Enabled / Disabled | Root PCI Express System Error on Correctable Error enable/disable. | | PME SCI | Enabled / Disabled | PCI Express PME SCI enable/disable. | | Hot Plug | Enabled / Disabled | PCI Express Hot Plug enable/disable. | | Advanced Error Reporting | Enabled / Disabled | Advanced Error Reporting enable/disable. | | PCIe Speed | Auto / Gen1 / Gen2 / Gen3 | Configure PCIe Speed. | | Transmitter Half Swing | Enabled / Disabled | Transmitter Hlaf Swing enable/disable. | | Detect Timeout | [X] | The number of milliseconds reference code will wait for link to exit Detect state for enabled ports before assuming there is no device and potentially disabling the port. | | Extra Bus Reserved | [X] | Extra Bus Reserved (0-7) for bridges behind this Root Bridge. | | Reserved Memory | [X] | Reserved Memory for this Root Bridge (1-20) MB. | | Reserved IO | [X] | Reserved I/O (4K/8K/12K/16K/20K) Range for this Root Bridge. | | LTR | Enabled / Disabled | PCH PCIE Latency Reporting Enable/Disable. | | | | Snoop Latency Override for PCH PCIE. | | Snoop Latency Override | Auto / Manual / Disabled | Disabled: Disable override | | 2 Sp Lucency Overnide | riato / Mariaar / Bisablea | Manual: Manually enter override values. | | | | Auto (default): Maintain default BIOS flow. | | Menu Item | Options | Description | |----------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Non Snoop Latency Override | Auto / Manual / Disabled | Non Snoop Latency Override for PCH PCIE. Disabled: Disable override Manual: Manually enter override values. Auto (default): Maintain default BIOS flow. | | Force LTR Override | Enabled / Disabled | Force LTR Override for PCH PCIE. Disabled: LTR Override values will not be forced. Enabled: LTR override values will be forced and LTR messages from the device will be ignored. | | LTR Lock | Enabled / Disable | PCIE LTR Configuration Lock. | ### Setup Utility Advanced RC Advanced Menu PCH-IO Configuration SATA Configuration | Menu Item | Options | Description | |----------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SATA Controller(s) | Enabled / Disabled | Enable or Disable SATA Device. | | SATA Mode Selection | AHCI / Intel RST Premium With Intel Optane System Acceleration | Determine how SATA controller(s) operate. | | SATA Ports Multiplier | Enabled / Disabled | Ports Multiplier enable/disable. | | SATA Test Mode | Enabled / Disabled | Test Mode enable/disable (Loop Back). | | SATA Speed | Gen 1 / Gen 2 / Gen 3 | SATA Speed. | | Software Feature Mask<br>Configuration | See submenu | RST Legacy OROM/RST UEFI driver will refer to the SWFM configuration to enable/disable the storage features. | | Aggressive LPM Support | Enabled / Disabled | Enable PCH to aggressively enter link power state. | | Serial ATA Port X | Enabled / Disabled | Enable or Disable SATA Port. | | Hot Plug | Enabled / Disabled | Designates this port as Hot Pluggable. | | External | Enabled / Disabled | Marks this port as external. | | Spin Up Device | Enabled / Disabled | If enabled for any of ports Staggered Spin Up will be performed and only the drives which have this option enabled will spin up at boot. Otherwise all drives spin up at boot. | | SATA Device Type | Hard Disk Drive /<br>Solid State Drive | Identify the SATA port is connected to Solid State Drive or Hard Disk Drive. | | Topology | Unknown / ISATA / Direct Connect<br>/ Flex / M2 | Identify the SATA Topology if it is Default or ISATA or Flex or DirectConnect or M2. | | SATA Port X DevSlp | Enabled / Disabled | Enable/Disable SATA Port 0 DevSlp. For DevSlp to work, both hard drive and SATA port need to support DevSlp function, otherwise an unexpected behaviour might happen. Please check board design before enabling it. | | SATA Port X RxPolarity | Enabled / Disabled | Enable/Disable SATA Port X RxPolarity. Default should disable, please check board design before enable it. | | DITO Configuration | Enabled / Disabled | Enable or Disable DITO Configuration. | | DITO Value | 0 – 999 | DITO Value. Note: This option is only configurable if "DITO Configuration" is enabled. | | DM Value | 0 – 15 | DM Value. <u>Note:</u> This option is only configurable if "DITO Configuration" is enabled. | ## Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ PCH-IO Configuration $\Rightarrow$ USB Configuration | Menu Item | Options | Description | |----------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------| | XHCI Compliance Mode | Enabled / Disabled | Option to enable Compliance Mode. Default is to disable Compliance Mode. Change to enabled for Compliance Mode testing. | | xDCI Support | Enabled / Disabled | Enable/Disable xDCI (USB OTG Device) | | Menu Item | Options | Description | |--------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | USB Port Disable Override | Select per Pin / Disabled | Selectively Enable/Disable the corresponding USB port from reporting a Device Connection to the controller. | | USB HS / SS Physical Connector<br>#X | Enabled / Disabled | Enable/Disable USB Physical Connector #X (Physical port). Once disabled, any USB device plug into the connector will not be detected by BIOS or OS. | | USB Device/HOST Mode<br>Override | Select Per-Pin / Disabled | Selectively Enable/Disable the corresponding USB 2.0 and USB 3.0 device mode. | | USB HS / SS X Operation Mode | Platform-POR / USB Host Mode /<br>USB Device Mode | Select USB Operation Mode. | ## Setup Utility Advanced RC Advanced Menu PCH-IO Configuration Security Configuration | Menu Item | Options | Description | |-------------------------------|--------------------|------------------------------------------------------------------------------------------------------------| | RTC Memory Lock | Enabled / Disabled | Enable will lock bytes 38h-3Fh in the lower/upper 128-byte bank of RTC RAM. | | BIOS Lock | Enabled / Disabled | Enable/Disable the PCH BIOS Lock Enable feature. Required to be enabled to ensure SMM protection of flash. | | Force unlock on all GPIO pads | Enabled / Disabled | If Enabled BIOS will force all GPIO pads to be in unlocked state. | ### Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ PCH-IO Configuration $\Rightarrow$ HD Audio Configuration | Menu Item | Options | Description | |---------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | HD Audio | Enabled / Disabled | Control Detection of the HD-Audio device.<br>Disabled: HAD will be unconditionally disabled.<br>Enabled: HAD will be unconditionally enabled. | | Audio DSP | Enabled / Disabled | Enable or Disable Audio DSP. | | Audio DSP Compliance Mode | Non-UAA (IntelSST) /<br>UAA (HAD Inbox/IntelSST) | Specifies DSP enabled system compliance. Non-UAA (IntelSST driver support onlay – CC_040100) UAA (HD Audio Inbox or IntelSST driver support – CC_040380) | | Audio Link Mode | HD Audio Link /<br>Advanced Link Config | Select Link mode | | HDA-Link Codec Select | Platform Onboard /<br>External Kit | Selects whether Platform Onboard Codec (single Verb Table Installed) or External Codec Kit (multiple Verb Tables Installed) will be used. | ## $\textit{Setup Utility} \Rightarrow \textit{Advanced} \Rightarrow \textit{RC Advanced Menu} \Rightarrow \textit{PCH-IO Configuration} \Rightarrow \textit{SCS Configuration}$ | Menu Item | Options | Description | |------------------------|--------------------------|-----------------------------------------------------------| | eMMC 5.0 Controller | Enabled / Disabled | Enable or disable SCS eMMC 5.0 Controller. | | eMMC 5.1 HS400 Mode | Enabled / Disabled | Enable or disable SCS eMMC 5.1 HS400 Mode in BIOS and OS. | | Driver Strength | 33 Ohm / 40 Ohm / 50 Ohm | Sets I/O driver strength. | | SD card 3.0 Controller | Enabled / Disabled | Enable or disable SCS SDMC 3.0 Controller. | ## Setup Utility Advanced RC Advanced Menu PCH-IO Configuration PSE Configuration | Menu Item | Options | Description | |----------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PSE Controller | Enabled / Disabled | Enables/Disables Programmable Service Engine (PSE) Device | | CAN0 | None /<br>PSE owned with pin muxed /<br>Host owned with pinx muxed | Enables/Disables CAN interface. PSE owned – CAN used over PSE under Zephyr OS Host owned – CAN used under other OS (Linux) Note: Ensure CAN is also enabled in SioTqmx86 'COM Express Serial Port 1 | | Menu Item | Options | Description | |-----------|----------------------------|-----------------------------------------------------------------------------------| | | | Routing' | | | | Enables/Disables CAN interface. | | | None / | PSE owned – CAN used over PSE under Zephyr OS | | CAN1 | PSE owned with pin muxed / | Host owned – CAN used under other OS (Linux) | | | Host owned with pinx muxed | Note: Ensure CAN is also enabled in SioTqmx86 'COM Express Serial Port 1 Routing' | ## Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ PCH-IO Configuration $\Rightarrow$ TSN GBE Configuration | Menu Item | Options | Description | |-----------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCH TSN LAN Controller | Enabled / Disabled | Enable/Disable TSN LAN. | | PCH TSN GBE Multi-Vc | Enabled / Disabled | Enable/Disable TSN Multi Virtual Channels. | | PCH TSN GBE SGMII Support | Enabled / Disabled | Enable/Disable SGMII mode for PCH TSN GBE. Ports in SGMII mode with the same PLL common lane must use the same link speed. SATA or UFS may need to be disabled if TSN port is using the same PLL common lane. Please make sure IFWI has proper straps set for SGMII. Make sure Flex IO Lane Assignment is not None. | | PCH TSN Link Speed | RefClk 24MHz 2.5Gbps /<br>RefClk 24MHz 1Gbps /<br>RefClk 38.4MHz 2.5Gbps /<br>RefClk 38.4MHz 1Gbps / | PCH TSN Link Speed Configuration. | | PSE TSN GBE X Multi-Vc | Enabled / Disabled | Enable/Disable TSN Multi Virtual Channels. TSN GBE must be host owned. | | PSE TSN GBE X SGMII Support | Enabled / Disabled | Enable/Disable Modphy support for SGMII mode for PSE TSN GBE X. Ports in SGMII mode with the same PLL common lane must use the same link speed. UFS will need to be disabled as this TSN port uses the same PLL common lane. Please make sure IFWI has proper straps set for SGMII. Make sure Flex IO Lane Assignment is not NONE. | | PSE TSN GBE X Link Speed | RefClk 38.4Mhz 2.5 Gbps /<br>RefClk 38.4Mhz 1Gbps | PSE TSN GBE 0 Link Speed configuration. | | Wake on LAN Enable | Enabled / Disabled | Enable/Disable integrated LAN to wake the system. | | Skip TSN MAC region | Enabled / Disabled | Skip the TSN MAC region. | | Skip TSN IP region | Enabled / Disabled | Skip the TSN IP region. | | Skip TSN Config region | Enabled / Disabled | Skip the TSN Config region. | ## 6.6.2.1.13 PCH-FW Configuration # Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ PCH-FW Configuration | Menu Item | Option | Description | |----------------------------------|--------------------|-----------------------------------------------------------------| | ME State | Enabled / Disabled | When disabled ME will be put into ME Temporarily Disabled Mode. | | Firmware Update<br>Configuration | See submenu | Configure Management Engine technology parameters. | ## Setup Utility Advanced RC Advanced Menu PCH-FW Configuration Firmware Update Configuration | Menu Item | Option | Description | |----------------------|--------------------|----------------------------------------------------------------------------------------| | Me FW Image Re-Flash | Enabled / Disabled | Enable/Disable Me FW Image Re-Flash function. This option is only valid for next boot. | | FW Update | Enabled / Disabled | Enable/Disable ME FW Update function. | ## 6.6.2.1.14 Thermal Configuration ## Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ Thermal Configuration | Menu Item | Option | Description | |-----------------------------------|--------------------|----------------------------------------------------------| | Enable All Thermal<br>Functions | Enabled / Disabled | Enables Fan Control under OS with different Trip Points. | | Platform Thermal<br>Configuration | See submenu | Platform Thermal Configuration options | | Hardware Health Monitor | See submenu | Configure Fan speed while boot process. | ## $\textit{Setup Utility} \Rightarrow \textit{Advanced} \Rightarrow \textit{RC Advanced Menu} \Rightarrow \textit{Thermal Configuration} \Rightarrow \textit{Platform Thermal Configuration}$ | Menu Item | Option | Description | |----------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Critical Trip Point | 15 C – 130 C | This value controls the temperature of the ACPI Critical Trip Point – the point in which the OS will shut the system off. Notre: 110C is the Plan Of Record (POR) for all Intel mobile processors. | | Active Trip Point 0 | Disabled / 15 C – 119 C | This value control the temperature of the ACPI Active Trip Poiont 0 – the point in which the OS will turn the processor fan on Active Trip Point 0 Fan Speed. | | Active Trip Point 0 Fan<br>Speed | 0 – 100 | Active Trip Point 0 Fan Speed in percentage. Value must be between 0 (Fan off) – 100 (Max fan speed). This is the speed at which fan will run when Active Trip Point 0 is crossed. | | Active Trip Point 1 | Disabled / 15 C – 119 C | This value control the temperature of the ACPI Active Trip Poiont 1 – the point in which the OS will turn the processor fan on Active Trip Point 1 Fan Speed. | | Active Trip Point 1 Fan<br>Speed | 0 – 100 | Active Trip Point 1 Fan Speed in percentage. Value must be between 0 (Fan off) – 100 (Max fan speed). This is the speed at which fan will run when Active Trip Point 1 is crossed. | | Passive Trip Point | Disabled / 15 C – 119 C | This value controls the temperature of the ACPI Passive Trip Point – the point in which the OS will begin throttling the processor. | | Passive TC1 Value | 1 – 16 | This value sets the TC1 value for the ACPI Passive Cooling Formula. | | Passive TC2 Value | 1 – 16 | This value sets the TC2 value for the ACPI Passive Cooling Formula. | | Passive TSP Value | 2 – 32 | This item sets the TSP value for the ACPI Passive Cooling Formula. It represents in tenths of a second how often the OS will read the temperature when passive cooling is enabled. | | Disable Active Trip Pioints | Enabled / Disabled | Disable Active Trip Points. | | Disable Passive Trip Points | Enabled / Disabled | Disable Passive Trip Points. | | Disable Critical Trip Points | Enabled / Disabled | Disable Critical Trip Points. | ## $\textit{Setup Utility} \Rightarrow \textit{Advanced} \Rightarrow \textit{RC Advanced Menu} \Rightarrow \textit{Thermal Configuration} \Rightarrow \textit{Hardware Health Monitor}$ | Menu Item | Option | Description | |----------------|-------------|----------------------------------------------------------| | Boot Fan Speed | [0] – [100] | Set the Boot Fan Speed while boot process in percentage. | ## 6.6.2.1.15 Platform Settings ## Setup Utility $\Rightarrow$ Advanced $\Rightarrow$ RC Advanced Menu $\Rightarrow$ Platform Settings | Menu Item | Option | Description | |-------------------------|--------------------|-----------------------------------------------------------| | HID Event Filter Driver | Enabled / Disabled | Enables/Disables HID Event Filter Driver Interface to OS. | | Enable PowerMeter | Enabled / Disabled | Enables/Disables PowerMeter. | ### 6.6.2.1.16 SIO TQMx86 ## Setup Utility ⇒ Advanced ⇒ SIO TQMx86 | Menu Item | Option | Description | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Serial Port X | Enabled / Disabled / Auto | Disabled: No configuration<br>Enabled: User Configuration<br>Auto: EFI/OS chooses configuration | | Base I/O Address | 2E8 / 2F8 / 3E8 / 3F8 | Configure Base I/O Address of corresponding Serial Port X. | | Interrupt | IRQ3 / IRQ4 / IRQ5 / IRQ6 / IRQ7 | Configure Interrupt of corresponding Serial Port X. | | Handshake RTS/CTS | Connected / Disconnected | Connect or disconnect the COM Express Serial Port Handshake RTS/CTS for Serial Port X. | | Power State S5 | Normal / Low Power / Ultra Low<br>Power | Configure Power State S5. Normal: Wakeup over LAN (WOL), timer, external Wake and Power Button possible. Ultra Low Power: Wakeup over Power Button possible. | | GPI Interrupt Configuration | Interrupt disabled / IRQ7 / IRQ9 / IRQ12 | Configure the GPI Interrupt number. Note: The interrupt is level high-triggered (ISA-style) | | GPIO/SD-Card configuration | GPIO interface SD-Card interface | Configure the COM Express configuration as GPIO or SD-Card interface | | Display Port B Aux Selection | DDC/AUX selection over RSVD9<br>pin (AUX is HW default) /<br>DDC I2C is enabled | Choose if DDC I2C is enabled for DP_B or DDC/AUX selected over RSVD9 pin (A86). Note: For DDC/AUX selection AUX is HW default. | | Gigabit Ethernet SDP | Output – generating time stamp /<br>Input – receive time stamp | Choose if Gigabit Ethernet Software defined Pin (SDP) is used as input (receive time stamp) or output (generating time stamp). | | COM Express Serial Port 1<br>Routing | CPLD UART 1 / CAN 1 | Configure multiplexer of Serial Port 1 either to CPLD UART 1 or CAN 1.<br>Note: Ensure CAN is also enabled in 'PSE Configuration'. | | Enable LVDS bridge | Enabled / Disabled | Enable or disable the eDP-to-LVDS bridge. | | LVDS Configuration | Enabled / Disabled | Enable or disable the configuration of eDP-to-LVDS bridge. | | LVDS Colour depth and data packing format | VESA 24 bpp / JEIDA 24 bpp / VESA<br>and<br>JEIDA 18 bpp | Configure the LVDS Colour depth in eDP-to-LVDS bridge. | | LVDS dual/single mode | Single LVDS bus mode /<br>Dual LVDS bus mode | Configure LVDS dual/single mode. | | LVDS clock frequency center spreading depth | No Spreading /<br>0.5 % /<br>1.0 % /<br>1.5 % /<br>2.0 % /<br>2.5 % | Configure LVDS clock frequency center spreading depth. | | LVDS EDID information | EDID Emulation off – read from<br>DDC<br>EDID Emulation on – read from<br>internal Flash | Configure if the EDID information should be read from DDC or internal flash of eDP-to-LVDS bridge. | | LVDS Resolution | 1024 × 768 @ 60 Hz NXP Generic /<br>800 × 480 @ 60 Hz NXP Generic /<br>480 × 272 @ 60 Hz NXP Generic /<br>1600 × 900 @ 60 Hz Samsung<br>LTM200 KT /<br>1920 × 1080 @ 60 Hz Samsung<br>LTM230 HT /<br>1366 × 768 @ 60 Hz NXP Generic /<br>320 × 240 @ 60 Hz NXP Generic | Configure the Resolution of eDP-to-LVDS bridge. Note: This option is only visible if 'LVDS EDID information' is set on 'EDID Emulation on – read from internal Flash. | ### 6.6.2.1.17 Console Redirection ## Setup Utility Advanced Console Redirection | Menu Item | Option | Description | |-------------------------|--------------------|--------------------------------------------------------------------------------------------| | Console Serial Redirect | Enabled / Disabled | Enable or disable the Console Redirection. This options unhide CR parameters when enabled. | ### If enabled: | ii chabica. | | | |-----------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Menu Item | Option | Description | | Terminal Type | VT_100 / VT_100+ / VT_UTF8 /<br>PC_ANSI | Select the Console Redirection Terminal Type. | | Baud Rate | 115200 / 57600 / 38400 / 19200 /<br>9600 / 4800 / 2400 / 1200 | Select the Console Redirection Baud Rate. | | Data Bits | 7 Bits / 8 Bits | Select the Console Redirection Data Bits. | | Parity | None / Even / Odd | Select the Console Redirection Parity Bits. | | Stop Bits | 1 Bit / 2 Bits | Select the Console Redirection Stop Bits. | | Flow Control | None / RTS/CTS / XON/XOFF | Select the Console Redirection Flow Control type. | | Information Wait Time | 0 Second / 2 Second / 5 Second /<br>10 Second / 30 Second | Select the Console Redirection Port information display time. | | C.R. After Post | Yes / No | Console Redirection continue works after POST time. | | Text Mode Resolution | AUTO /<br>Force 80x25 /<br>Force 80x24 (DEL FIRST ROW) /<br>Force 80x24 (DEL LAST ROW) | Console Redirection Text Mode Resolution. Auto: Follow VGA text mode Force 80x25: Don't care about VGA and force text mode to be 80x25 Force 80x24 (DEL FIRST ROW): Don't care about VGA and force text mode to be 80x24 and Del first row Force 80x24 (DEL LAST ROW): Don't care about VGA and force text mode to be 80x24 and Del last row | | AutoRefresh | Enabled / Disabled | When feature enable, screen will be auto refresh once after detect remote terminal was connected. | | COM_X | See submenu | Set parameters of serial Port COMX. | Note: All COM / HSUART submenu are identical and, thus, they just will be listed once. | Menu Item | Option | Description | |------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | PortEnable | Enabled / Disabled | Enable or disable corresponding port. | | UseGlobalSetting | Enabled / Disabled | If enabled use settings defined in superordinate CR menu. Disabling this option unhides corresponding settings. | | Terminal Type | VT_100 / VT_100+ / VT_UTF8 /<br>PC_ANSI | Select the Console Redirection Terminal Type. | | Baud Rate | 115200 / 57600 / 38400 / 19200 /<br>9600 / 4800 / 2400 / 1200 | Select the Console Redirection Baud Rate. | | Data Bits | 7 Bits / 8 Bits | Select the Console Redirection Data Bits. | | Parity | None / Even / Odd | Select the Console Redirection Parity Bits. | | Stop Bits | 1 Bit / 2 Bits | Select the Console Redirection Stop Bits. | | Flow Control | None / RTS/CTS / XON/XOFF | Select the Console Redirection Flow Control type. | ## 6.6.2.1.18 H2OUVE Configuration ## Setup Utility ⇒ Advanced ⇒ H2OUVE Configuration | Menu Item | Option | Description | |----------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | H2OUVE Support | Enabled / Disabled | Enable or disable support for Insyde Tool H2OUVE (UEFI Variable Editor).<br>This tool is used to change i.e. default values of a BIOS image. | #### 6.6.2.1.19 SIO F81214E Setup Utility ⇒ Advanced ⇒ SIO F81214E | Menu Item | Option | Description | |---------------------------|-------------|--------------------| | UART Port X Configuration | See submenu | UART Configuration | ## Setup Utility Advanced SIO F81214E UART Port X Configuration | Menu Item | Option | Description | |------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | UART Port X | Enabled / Disabled | Configure UART Port using options:<br>Disabled – Disable device<br>Enabled – Enable device and use below settings | | Base I/O Address | 3F8h / 2F8h / 3E8h / 2E8h /<br>338h / 228h / 220h / 238h | System I/O base resources. | | Interrupt | IRQ3 / IRQ4 / IRQ5 / IRQ6 /<br>IRQ7 / IRQ10 / IRQ11 | System interrupt resources. | | Peripheral Type | RS232 / RS485 | Choose port mode. | ## 6.6.2.1.20 NVM Express Information Setup Utility ⇒ Advanced ⇒ NVM Express Informatio Information page for NVMe. ## 6.6.3 Security | Menu Item | Option | Description | |-------------------------|--------|---------------------------------------------------------------------------------------------------------------------------| | Set Supervisor Password | 123456 | Install or change the BIOS password. The length of password must be greater than one and smaller or equal ten characters. | ### 6.6.4 Power | Menu Item | Option | Description | |------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | Wake on PME | Enabled / Disabled | Determines the action taken when the system power is off and a PCI Power Management Enable (PME) wake up event occurs. | | Auto Wake on S5 | Disabled / By Every Day / By<br>Day of Month | Auto wake on S5, By Day of Month or Fixed time of every day. | | S5 Long Run Test | Enabled / Disabled | Enabled: Force to enable RTC S5 wake up, even if OS disables it. Support ipwrtest to do RTC S5 wakeup. | ### 6.6.5 Boot | Menu Item | Option | Description | |--------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Boot Type | UEFI Boot Type | Select boot type to Dual type, Legacy type or UEFI type. Note: Operating systems installed in UEFI only will boot in UEFI or Dual boot type, not in Legacy. Also the other way around when an OS is installed in Legacy it will not boot in UEFI type. Note: Only UEFI Boot Type is supported on Elkhart Lake. | | Quick Boot | Enabled / Disabled | Allow InsydeH2O to skip certain tests while booting. This will decrease the time needed to boot the system. | | Quite Boot | Enabled / Disabled | Enable or disable booting in Text mode. No textual outputs are given while booting if this option is disabled. | | Network Stack | Enabled / Disabled | Enable or disable Network stack Support: Windows 8 BitLocker Unlock UEFI IPv4/IPv6 PXE Legacy PXE OPROM Note: This option will grey-out the PXE Boot capability option. | | PXE Boot capability | Disabled /<br>UEFI: IPv4 /<br>UEFI: IPv6 /<br>UEFI: IPv4/IPv6 | Disabled: Support Network Stack UEFI PXE: IPv4/IPv6 Legacy: Legacy PXE OPROM only | | Power up In Standby<br>Support | Enabled / Disabled | Enable or disable the Power Up in Standby Support (PUIS). The PUIS feature allows devices to be powered-up into the standby power management state to minimize inrush current at power-up and to allow the host to sequence the spin-up of devices. | | Add Boot Options | First / Last / Auto | Position in Boot Order for Shell, Network and Removables. | | ACPI Selection | Acpi1.0B / Acpi3.0 / Acpi4.0 /<br>Acpi5.0 / Acpi6.0 / Acpi6.1 | Select booting to which ACPI version. | | USB Boot | Enabled / Disabled | Enable or disable booting to USB boot device. | | EFI Device First | Enabled / Disabled | Determine EFI device first or legacy device first. If enable, it is EFI device first. If disable, it is legacy device first. | | UEFI OS Fast Boot | Enabled / Disabled | If enabled the system firmware does not initialize keyboard and check for firmware menu key. Note: If enabled it is not possible to change to BIOS menu by pressing <f10> when booting Windows.</f10> | | USB Hot Key Support | Enabled / Disabled | Enable or disable to support USB hot key while booting. This will decrease the time needed to boot the system, however, it is not possible to get into BIOS menu by pressing <esc> while booting. The change into BIOS has to be done over OS.</esc> | | Timeout | 0 – 10 | The number of seconds that the firmware will wait before booting the original default boot selection. | | Automatic Failover | Enabled / Disabled | Enable: If boot to default device fail, it will directly try to boot next device. Disable: If boot to default device fail, it will pop warning message then go into firmware UI. | | EFI / Legacy | Submenu depends on bootable devices | Option to adapt boot order. Selection depends on boot devices connected. Note: Add Boot Options has to be configured as First or Last. The order can be changed by pressing <f5> or <f6>.</f6></f5> | #### 6.6.6 Exit | Menu Item | Option | Description | |--------------------------|--------|------------------------------------------------------------------------------------------------------| | Exit Saving Changes | | Save changes and reboot system afterwards.<br><f10> can be used for this operation.</f10> | | Save Change Without Exit | | Save changes without reboot system. | | Exit Discarding Changes | | Exit InsydeH2O Setup Utility without saving any changes. <esc> can be used for this operation.</esc> | | Load Optimal Defaults | | Load optimal default values for all setup items.<br><f9> can be used for this operation.</f9> | | Load Custom Defaults | | Load custom default values for all setup items. | | Save Custom Defaults | | Save custom defaults for all setup items. | | Discard Changes | | Discard all changes without exiting InsydeH2O Setup Utility. | #### 6.7 BIOS Update The uEFI BIOS update instruction serves to guarantee a proper way to update the uEFI BIOS on the TQMxE40C1. Please read the entire instructions before beginning the BIOS update. By disregarding the information you can destroy the uEFI BIOS on the TQMxE40C1. This document will guide the customer to update the uEFI BIOS on the TQMxE40C1 by using the Insyde Flash Firmware Tools. Please contact support@tg-group.com for more information to the latest uEFI BIOS version for the TQMxE40C1. #### Note: Installation procedures and screen shots Installation procedures and screen shots in this section are for your reference and may not be exactly the same as shown on your screen! #### 6.7.1 Step 1: Preparing USB Stick A USB stick with FAT32 format can be used. Copy the following files to the USB stick. (See: <a href="https://www.tq-group.com/de/support/downloads/tq-embedded/software-treiber/x86-architektur/">https://www.tq-group.com/de/support/downloads/tq-embedded/software-treiber/x86-architektur/</a>) - H2OFFT-Sx64.efi (Flash Firmware Tool from Insyde for update via UEFI Shell) - o Be sure to have H2OFFT Version 200.00.00.13 or later - InsydeH2OFF\_x86\_WIN folder (Flash Firmware Tool from Insyde for update via Windows 32-bit system) - InsydeH2OFF\_x86\_WINx64 folder (Flash Firmware Tool from Insyde for update via Windows 64-bit system) - BIOS.bin file e.g. xx.bin #### 6.7.2 Step 2: Preparing Management Engine (ME) FW for update Enter the BIOS menu by pressing <ESC> while booting (POST phase) and change to the following page: Setup Utility Advanced RC Advanced PCH-FW Configuration Firmware Update Configuration Then, set option "Me FW Image Re-Flash" to "enabled", save and exit by pressing <F10> and <Enter>. Note: Option availability This option will only be valid for the next boot. Illustration 8: RC Advanced Menu | Advanced | sydeH2O Setup Utility Rev. 5 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | ►ACPI Settings ►CPU Configuration ►Power & Performance ►Intel(R) Time Coordinated Computing ►Memory Configuration ►System Agent (SA) Configuration ►PCH-IO Configuration ►PCH-FW Configuration ►PCH-FW Configuration ►PIatform Settings | Configure Management Engine Technology<br>Parameters | Illustration 9: PCH-FW Configuration menu | InsydeH2O Setup Utility R | | | | |------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------|--| | Advanced | | | | | ME Firmware Version<br>ME Firmware Mode<br>ME Firmware SKU<br>ME Firmware Status 1<br>ME Firmware Status 2 | 15. 40. 0. 2066<br>Normal Hode<br>Consumer SKU<br>0x90000255<br>0x30850106 | Configure Management Engine Technology<br>Parameters | | | ME State<br>▶Firmware Update Configuration | <enabled></enabled> | | | Illustration 10: Firmware Update configuration menu | Advanced | InsydeH2O Setup Utility | Rev. 5.0 | |-----------------------------------|---------------------------------------------|-----------------------------------------------| | Me FW Image Re-Flash<br>FW Update | <enabled><br/><enabled></enabled></enabled> | Enable/Disable Me FW Image Re-Flash function. | Illustration 11: ME FW Image Re-Flash option #### 6.7.3 Step 3a: Updating uEFI BIOS via EFI Shell Plug the USB stick into the board you want to update the uEFI BIOS, and turn on the board. The board will boot and go to the internal EFI shell. Note: If a boot device is plugged change to "Boot Manager" over Front Page and select "Internal EFI Shell". ``` Mapping table FSO: Alias(s):HD0d0b0b:;BLK1: PciRoot(0x0)/Pci(0x14, 0x0)/USB(0x3, 0x0)/USB(0x1, 0x0)/HD(1, MBR, 0x00000000, 0x2000, 0x1E1D800) BLKO: Alias(s): PciRoot(0x0)/Pci(0x14, 0x0)/USB(0x3, 0x0)/USB(0x1, 0x0) Shell> ``` Illustration 12: EFI Shell Please see device mapping table on the screen and select the removable hard disk file system "fsX" (X = 0, 1, 2, ...). Move operating directory to USB drive with e.g. "fs0:" Then, enter into the BIOS folder (e.g. "cd tqmxe40m") to execute the Insyde BIOS update tool: ``` H2OFFT-Sx64.efi <BIOS file> -ALL -RA ``` If the argument "-RA" is set the SMBIOS data will not be overwritten and the UUID included in SMBIOS data will be preserved. However, this argument is not mandatory. Illustration 13: EFI Shell uEFI BIOS Update Illustration 14: Screen during BIOS Update #### 6.7.4 Step 3b: Updating uEFI BIOS via Windows Operating System Boot the Windows operating system (64-bit) and plug the USB stick into the board you want to update the uEFI BIOS. Start the Command prompt (CMD), important the Command Prompt must be started in the administrator mode. Select the BIOS update folder with the Insyde Windows 64-bit update tool and execute the Insyde BIOS update tool. H2OFFT-Wx64.exe <BIOS file>.bin -all -ra For the <BIOS file> argument, please specify the .bin file with the full path (e. g.: D:\TQMxXXXX X.xx.xx.xx.xx.bin). If the argument "-RA" is set the SMBIOS data will not be overwritten and the UUID included in SMBIOS data will be preserved. However, this argument is not mandatory. Start the BIOS update with the Insyde Windows 64-bit update tool. #### 6.7.5 Step 4: BIOS update check on the TQMxE40C1 Module After the uEFI BIOS update the new uEFI BIOS configures the complete TQMxE40C1 hardware and this results in some reboots and the first boot time takes longer (up to 1 minute). The TQMxE40C1 includes a dual colour Debug LED providing boot and uEFI BIOS information. If the green LED is blinking the uEFI BIOS is booting. If the green LED is lit the uEFI BIOS boot is finished. Illustration 15: TQMxE40C1 Debug LED After the uEFI BIOS has been flashed completely, please check whether the uEFI BIOS has been flashed successfully. The BIOS Main menu includes the board and hardware information and it shows the installed BIOS version. | | | | InsydeH2O Setup Utility | | | |----------------|------------|-------|-------------------------|-----------------------------|--| | Main Advance | 1 Security | Power | Boot | Exit | | | InsydeH20 Vers | ion | | | T0MxE40C1. 5. 43. 27. 14. 1 | | | UEFI Version | | | | 2.70 | | | Product Name | | | | TQMxE40C1 | | | Build Date | | | | 09/16/2021 08:12:00 | | Illustration 16: EFI BIOS Main Menu #### 7. SAFETY REQUIREMENTS AND PROTECTIVE REGULATIONS #### 7.1 EMC The TQMxE40C1 was developed according to electromagnetic compatibility requirements (EMC). Depending on the target system, anti-interference measures may still be necessary to guarantee the adherence to the limits for the overall system. #### 7.2 ESD In order to avoid interspersion on the signal path from the input to the protection circuit in the system, the protection against electrostatic discharge should be arranged directly at the inputs of a system. As these measures always have to be implemented on the carrier board, no special preventive measures were done on the TQMxE40C1. #### 7.3 Shock & Vibration The TQMxE40C1 is designed to be insensitive to shock and vibration and impact. #### 7.4 Operational Safety and Personal Security Due to the occurring voltages (≤20 V DC), tests with respect to the operational and personal safety haven't been carried out. #### 7.5 Reliability and Service Life The MTBF according to MIL-HDBK-217F N2 is approximately 344,858 h, Ground Benign, @ +40 °C. #### 8. ENVIRONMENT PROTECTION #### 8.1 RoHS The TQMxE40C1 is manufactured RoHS compliant. - All used components and assemblies are RoHS compliant - RoHS compliant soldering processes are used ### 8.2 WEEE® The final distributor is responsible for compliance with the WEEE® regulation. Within the scope of the technical possibilities, the TQMxE40C1 was designed to be recyclable and easy to repair. #### 8.3 REACH® The EU-chemical regulation 1907/2006 (REACH® regulation) stands for registration, evaluation, certification and restriction of substances SVHC (Substances of very high concern, e.g., carcinogen, mutagen and/or persistent, bio accumulative and toxic). Within the scope of this juridical liability, TQ-Systems GmbH meets the information duty within the supply chain with regard to the SVHC substances, insofar as suppliers inform TQ-Systems GmbH accordingly. #### 8.4 EuP The Eco Design Directive, also Energy using Products (EuP), is applicable to products for the end user with an annual quantity >200,000. The TQMxE40C1 must therefore always be seen in conjunction with the complete device. The available standby and sleep modes of the components on the TQMxE40C1 enable compliance with EuP requirements for the TQMxE40C1. #### 8.5 Battery No batteries are assembled on the TQMxE40C1. #### 8.6 Packaging By environmentally friendly processes, production equipment and products, we contribute to the protection of our environment. To be able to reuse the TQMxE40C1, it is produced in such a way (a modular construction) that it can be easily repaired and disassembled. The energy consumption of this subassembly is minimised by suitable measures. The TQMxE40C1 is delivered in reusable packaging. #### 8.7 Other entries By environmentally friendly processes, production equipment and products, we contribute to the protection of our environment. $The \ energy \ consumption \ of \ this \ subassembly \ is \ minimised \ by \ suitable \ measures.$ Printed PC-boards are delivered in reusable packaging. Modules and devices are delivered in an outer packaging of paper, cardboard or other recyclable material. Due to the fact that at the moment there is still no technical equivalent alternative for printed circuit boards with bromine-containing flame protection (FR-4 material), such printed circuit boards are still used. No use of PCB containing capacitors and transformers (polychlorinated biphenyls). These points are an essential part of the following laws: - The law to encourage the circular flow economy and assurance of the environmentally acceptable removal of waste as at 27.9.94 (source of information: BGBI I 1994, 2705) - Regulation with respect to the utilization and proof of removal as at 1.9.96 (source of information: BGBI I 1996, 1382, (1997, 2860)) - Regulation with respect to the avoidance and utilization of packaging waste as at 21.8.98 (source of information: BGBI I 1998, 2379) - Regulation with respect to the European Waste Directory as at 1.12.01 (source of information: BGBI I 2001, 3379) This information is to be seen as notes. Tests or certifications were not carried out in this respect. ## 9. APPENDIX ## 9.1 Acronyms and Definitions The following acronyms and abbreviations are used in this document. Table 13: Acronyms | Acronym | Meaning | |-------------------|-------------------------------------------------------| | AHCI | Advanced Host Controller Interface | | AMI | American Megatrends, Inc. | | ATA | Advanced Technology Attachment | | AVC | Advanced Video Coding | | BIOS | Basic Input/Output System | | CAN | Controller Area Network | | CMOS | Complementary Metal Oxide Semiconductor | | CODEC | Code/Decode Code/Decode | | CODEC | Computer-On-Module | | CPU | Central Processing Unit | | CSM | Compatibility Support Module | | cTDP | | | | Configurable Thermal Design Power Direct Current | | DC | | | DDC | Display Data Channel | | DDI | Digital Display Interface | | DDR | Double Data Rate | | DMA | Direct Memory Access | | DP | DisplayPort | | DVI | Digital Visual Interface | | DXVA | DirectX Video Acceleration | | EAPI | Embedded Application Programming Interface | | ECC | Error-Correcting Code | | EDID | Extended Display Identification Data | | eDP | embedded DisplayPort | | eDRAM | Embedded DRAM | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | EFI | Extensible Firmware Interface | | EMC | Electromagnetic Compatibility | | ESD | Electrostatic Discharge | | FAE | Field Application Engineer | | FIFO | First In First Out | | flexiCFG | Flexible Configuration | | FPGA | Field Programmable Gate-Array | | FR-4 | Flame Retardant 4 | | GPIO | General Purpose Input/Output | | HD | High Definition | | HDA | High Definition Audio | | HDMI | High Definition Multimedia Interface | | HEVC | High Efficiency Video Coding | | HSP | Heat Spreader | | HT | Hyper-Threading | | 1 | Input | | IPD | Input with internal Pull-Down resistor | | I PU | Input with internal Pull-Up resistor | | I/O | Input/Output | | I <sup>2</sup> C | Inter-Integrated Circuit | | IDE | Integrated Drive Electronics | | IEC | International Electrotechnical Commission | | IoT | Internet of Things | | IP00 | Ingress Protection 00 | | IRQ | Interrupt Request | | JEIDA | Japanese Electronics Industry Development Association | | JPEG | Joint Photographic Experts Group | | JTAG <sup>®</sup> | Joint Test Action Group | | LED | Light Emitting Diode | | LPC | Low Pin Count | | LVDS | Low Voltage Differential Signal | | | , , | ## 9.1 Acronyms and Definitions (continued) Table 12: Acronyms (continued) | Acronym | Meaning | |--------------------|------------------------------------------------------------------------------| | · · | | | ME | Management Engine | | MMC | Multimedia Card | | MPEG | Moving Picture Experts Group | | MST | Multi-Stream Transport Mega Transfers per second | | MT/s | <u> </u> | | MTBF | Mean operating Time Between Failures | | N/A | Not Available | | NC | Not Connected | | 0 | Output | | OD<br>Ov. BOM | Open Drain | | OpROM | Option ROM | | OS<br>PC | Operating System | | PCB | Personal Computer Printed Circuit Board | | РСН | Platform Controller Hub | | PCI | | | PCI | Peripheral Component Interconnect Peripheral Component Interconnect express | | PCIE | People Can't Memorize Computer Industry Acronyms | | PD | Pull-Down | | PEG | PCI-Express for Graphics | | PICMG <sup>®</sup> | PCI-Express for Graphics PCI Industrial Computer Manufacturers Group | | POST | Power-On Self-Test | | PU | Pull-Up | | PWM | Pulse-Width Modulation | | RAID | Redundant Array of Independent/Inexpensive Disks/Drives | | RAM | Random Access Memory | | RMA | Return Merchandise Authorization | | RoHS | Restriction of (the use of certain) Hazardous Substances | | RSVD | Reserved | | RTC | Real-Time Clock | | SATA | Serial ATA | | SCU | System Control Unit | | SD | Secure Digital | | SD/MMC | Secure Digital Multimedia Card | | SDIO | Secure Digital Input/Output | | SDRAM | Synchronous Dynamic Random Access Memory | | SIMD | Single Instruction, Multiple Data | | SMART | Self-Monitoring, Analysis and Reporting Technology | | SMBus | System Management Bus | | SO-DIMM | Small Outline Dual In-Line Memory Module | | SPD | Serial Presence Detect | | SPI | Serial Peripheral Interface | | SPKR | Speaker | | SSD | Solid-State Drive | | STEP | Standard for Exchange of Products | | TDM | Time-Division Multiplexing | | TDP | Thermal Design Power | | TPM | Trusted Platform Module | | UART | Universal Asynchronous Receiver/Transmitter | | uEFI | Unified Extensible Firmware Interface | | USB | Universal Serial Bus | | VC-1 | Video Coding (format) 1 | | VESA | Video Electronics Standards Association | | VGA | Video Graphics Array | | VP8 | Video Progressive (compression format) 8 | | WDT | Watchdog Timer | | WEEE <sup>®</sup> | Waste Electrical and Electronic Equipment | | WES | Windows® Embedded Standard | | XPDM | Windows XP Display Driver Model | # 9.2 References Table 14: Further Applicable Documents and Links | No. | Name | Rev., Date | Company | |-----|----------------------------------------------------------------------------|--------------------------|--------------| | (1) | PICMG <sup>®</sup> COM Express™ Module Base Specification | Rev. 3.0, March 31, 2017 | <u>PICMG</u> | | (2) | PICMG <sup>®</sup> COM Express™ Carrier Design Guide | Rev. 2.0, Dec. 6, 2013 | <u>PICMG</u> | | (3) | PICMG <sup>®</sup> COM Express™ Embedded Application Programming Interface | Rev. 1.0, Aug. 8, 2010 | <u>PICMG</u> |