

# An Introduction to Dynamic Temperature Range

White Paper

February 2024 Revision 1.0

Document Number: 814861-1.0

# intel.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or visiting the <u>Intel Resource and Documentation Center</u>.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No product or component can be absolutely secure. Check with your system manufacturer or retailer or learn more at <u>intel.com</u>.

No product or component can be absolutely secure.

The code names presented in this document are only for use by Intel to identify products, technologies, or services in development, that have not been made commercially available to the public, i.e., announced, launched or shipped. They are not "commercial" names for products or services and are not intended to function as trademarks.

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.



# Contents

| 1.0 |     | Introduction                                                       | 5 |
|-----|-----|--------------------------------------------------------------------|---|
|     | 1.1 | Purpose                                                            | 5 |
|     | 1.2 | Intended Audience                                                  | 5 |
|     | 1.3 | Acronyms and Terminology                                           | 5 |
| 2.0 |     | Dynamic Temperature Range                                          | 7 |
|     | 2.1 | Introduction                                                       | 7 |
|     | 2.2 | DTR Specification                                                  | 8 |
| 3.0 |     | Frequently Asked Questions (FAQs)                                  | 9 |
|     | 3.1 | Will the processor or chipset start throttling if DTR is exceeded? | 9 |
|     | 3.2 | What may happen when the DTR is exceeded?                          | 9 |
|     | 3.3 | What do I need to do if DTR is exceeded?                           | 9 |
|     | 3.4 | How does resetting the processor or chipset solve DTR violation?   | 9 |
|     | 3.5 | Is DTR part of thermal design requirement?                         | 9 |

# **Figures**

| Figure 1. | DTR at Different Boot Temperatures: DTR = ±70 °C   |
|-----------|----------------------------------------------------|
| Figure 2. | DTR at Different Boot Temperatures: DTR = ±110 °C8 |

# Tables

| Table 1. | Acronyms and | Terminology | 5 |
|----------|--------------|-------------|---|
|----------|--------------|-------------|---|



# **Revision History**

| Date          | Revision | Description      |
|---------------|----------|------------------|
| February 2024 | 1.0      | Initial Release. |

# intel.

# 1.0 Introduction

### 1.1 Purpose

The purpose of this document is to provide additional details on the Dynamic Temperature Range (DTR) specification for Intel® processors and chipsets.

### 1.2 Intended Audience

This document is targeted at the following audience:

- Original Equipment Manufacturers (OEMs)
- Original Design Manufacturers (ODMs)
- Independent Hardware Vendors (IHVs)
- System Integrators (SIs)

## 1.3 Acronyms and Terminology

#### Table 1. Acronyms and Terminology

| Term  | Description                       |
|-------|-----------------------------------|
| °C    | Degree Celsius                    |
| DTR   | Dynamic Temperature Range         |
| DTS   | Digital Temperature Sensor        |
| IHV   | Independent Hardware Vendor       |
| ODM   | Original Design Manufacturer      |
| OEM   | Original Equipment Manufacturer   |
| PCI   | Peripheral Component Interconnect |
| PCle* | PCI Express*                      |
| S0    | ACPI System State S0              |
| S5    | ACPI Sleep State S5               |

### Introduction



| Term                | Description                          |
|---------------------|--------------------------------------|
| SI                  | System Integrator                    |
| TA                  | Ambient Temperature                  |
| T <sub>A_max</sub>  | Maximum Ambient Temperature          |
| Твоот               | Boot Temperature                     |
| Tc                  | Case Temperature                     |
| $T_{junction}/T_J$  | Silicon Junction Temperature         |
| $T_{J\_max}$        | Maximum Silicon Junction Temperature |
| $T_{J\_\text{min}}$ | Minimum Silicon Junction Temperature |

# intel.

# 2.0 Dynamic Temperature Range

## 2.1 Introduction

Dynamic Temperature Range (DTR) is the range of Junction Temperature (T<sub>J</sub>) starting from boot ( $T_{BOOT}$ ) and transitioning Cold-to-Hot ( $T_{BOOT}$  + DTR) and/or Hot-to-Cold ( $T_{BOOT}$  - DTR). For a single operational cycle, the processor executes at full data sheet performance across the full DTR without requiring a cold reset (S0 to S5 to S0 state transition) or power cycle.

No autonomous actions are taken by a processor or chipset based on the DTR. The DTR must be reset through a platform-initiated power cycle or cold reset.

<u>Figure 1</u> shows different scenarios when DTR =  $\pm$  70 °C. The DTR is the worst case (smallest) when the processor boots at T<sub>J\_min</sub>. A processor that boots at Room Temperature has a wider DTR since it covers down to T<sub>J\_min</sub> and up-to T<sub>BOOT</sub> + 70 °C. A processor that boots between (T<sub>J\_max</sub> – DTR) and maximum ambient temperature (T<sub>A\_max</sub>) is the best case (widest) DTR since it covers the entire T<sub>J</sub> range.

### Figure 1. DTR at Different Boot Temperatures: DTR = ±70 °C



### Dynamic Temperature Range



Figure 2, shows different scenarios when DTR =  $\pm$  110 °C. The DTR is the worst case (smallest) when the processor boots at  $T_{J_{min}}$ . A processor that boots between -5 °C and 70 °C has a best case (widest) DTR since it covers down to  $T_{J_{min}}$  and up-to  $T_{J_{max}}$ . A processor that boots at maximum ambient temperature ( $T_{A_{max}}$ ) has a narrower DTR since it does not cover down to  $T_{J_{min}}$ .

### Figure 2. DTR at Different Boot Temperatures: DTR = ±110 °C



## 2.2 DTR Specification

If a DTR specification exists for a processor or chipset, it may be available in the corresponding datasheet.



#### 3.0 Frequently Asked Questions (FAQs)

#### 3.1 Will the processor or chipset start throttling if DTR is exceeded?

No autonomous actions are taken by the processor or chipset even if Dynamic Temperature Range (DTR) is exceeded.

#### 3.2 What may happen when the DTR is exceeded?

When a processor or chipset violates the Dynamic Temperature Range (DTR) specification, the platform may exhibit unpredictable behavior. This behavior may include (but not limited to) a system hang, display corruption or High Speed I/O (PCI Express\*, for example) link instability and may vary between different processors or between a cold reset/power cycle of the same processor.

#### 3.3 What do I need to do if DTR is exceeded?

Intel recommends resetting the processor or chipset through a platform-initiated power cycle or cold reset.

#### 3.4 How does resetting the processor or chipset solve DTR violation?

Once a platform-initiated power cycle or cold reset is performed, T<sub>BOOT</sub> will be the new temperature at time of reset. This temperature is different from the previous  $T_{BOOT}$ , and hence the DTR is reset based on the new  $T_{BOOT}$  temperature.

#### 3.5 Is DTR part of thermal design requirement?

DTR is not a thermal design requirement, meaning it is not mandatory to design a heatsink solution to meet DTR.